rfdc
Xilinx Vitis Drivers API Documentation
Rfdc_v10_0

Data Structures

struct  XRFdc_PLL_Settings
 PLL settings. More...
 
struct  XRFdc_Tile_Clock_Settings
 ClkIntraTile Settings. More...
 
struct  XRFdc_Distribution
 Clk Distribution. More...
 
struct  XRFdc_Distribution_Settings
 Clk Distribution Settings. More...
 
struct  XRFdc_MTS_DTC_Settings
 MTS DTC Settings. More...
 
struct  XRFdc_MultiConverter_Sync_Config
 MTS Sync Settings. More...
 
struct  XRFdc_MTS_Marker
 MTS Marker Struct. More...
 
struct  XRFdc_Signal_Detector_Settings
 ADC Signal Detect Settings. More...
 
struct  XRFdc_QMC_Settings
 QMC settings. More...
 
struct  XRFdc_CoarseDelay_Settings
 Coarse delay settings. More...
 
struct  XRFdc_Mixer_Settings
 Mixer settings. More...
 
struct  XRFdc_Threshold_Settings
 ADC block Threshold settings. More...
 
struct  XRFdc_Calibration_Coefficients
 RFSoC Calibration coefficients generic struct. More...
 
struct  XRFdc_Pwr_Mode_Settings
 RFSoC Power Mode settings. More...
 
struct  XRFdc_DSA_Settings
 RFSoC DSA settings. More...
 
struct  XRFdc_Cal_Freeze_Settings
 RFSoC Calibration freeze settings struct. More...
 
struct  XRFdc_TileStatus
 RFSoC Tile status. More...
 
struct  XRFdc_IPStatus
 RFSoC Data converter IP status. More...
 
struct  XRFdc_BlockStatus
 status of DAC or ADC blocks in the RFSoC Data converter. More...
 
struct  XRFdc_DACBlock_AnalogDataPath_Config
 DAC block Analog DataPath Config settings. More...
 
struct  XRFdc_DACBlock_DigitalDataPath_Config
 DAC block Digital DataPath Config settings. More...
 
struct  XRFdc_ADCBlock_AnalogDataPath_Config
 ADC block Analog DataPath Config settings. More...
 
struct  XRFdc_ADCBlock_DigitalDataPath_Config
 DAC block Digital DataPath Config settings. More...
 
struct  XRFdc_DACTile_Config
 DAC Tile Config structure. More...
 
struct  XRFdc_ADCTile_Config
 ADC Tile Config Structure. More...
 
struct  XRFdc_Config
 RFdc Config Structure. More...
 
struct  XRFdc_DACBlock_AnalogDataPath
 DAC Block Analog DataPath Structure. More...
 
struct  XRFdc_DACBlock_DigitalDataPath
 DAC Block Digital DataPath Structure. More...
 
struct  XRFdc_ADCBlock_AnalogDataPath
 ADC Block Analog DataPath Structure. More...
 
struct  XRFdc_ADCBlock_DigitalDataPath
 ADC Block Digital DataPath Structure. More...
 
struct  XRFdc_DAC_Tile
 DAC Tile Structure. More...
 
struct  XRFdc_ADC_Tile
 ADC Tile Structure. More...
 
struct  XRFdc
 RFdc Structure. More...
 

Macros

#define XRFdc_ReadReg64(InstancePtr, BaseAddress, RegOffset)   XRFdc_In64(InstancePtr->io, ((u32)RegOffset + (u32)BaseAddress))
 Read a register. More...
 
#define XRFdc_WriteReg64(InstancePtr, BaseAddress, RegOffset, RegisterValue)   XRFdc_Out64((InstancePtr->io), ((u32)RegOffset + (u32)BaseAddress), (u32)(RegisterValue))
 Write to a register. More...
 
#define XRFdc_ReadReg(InstancePtr, BaseAddress, RegOffset)   XRFdc_In32((InstancePtr->io), ((u32)BaseAddress + (u32)RegOffset))
 Read a register. More...
 
#define XRFdc_WriteReg(InstancePtr, BaseAddress, RegOffset, RegisterValue)   XRFdc_Out32((InstancePtr->io), ((u32)RegOffset + (u32)BaseAddress), (u32)(RegisterValue))
 Write to a register. More...
 
#define XRFdc_ReadReg16(InstancePtr, BaseAddress, RegOffset)   XRFdc_In16((InstancePtr->io), ((u32)RegOffset + (u32)BaseAddress))
 Read a register. More...
 
#define XRFdc_WriteReg16(InstancePtr, BaseAddress, RegOffset, RegisterValue)   XRFdc_Out16((InstancePtr->io), ((u32)RegOffset + (u32)BaseAddress), (u32)(RegisterValue))
 Write to a register. More...
 
#define XRFdc_ReadReg8(InstancePtr, BaseAddress, RegOffset)   XRFdc_In8((InstancePtr->io), ((u32)RegOffset + (u32)BaseAddress))
 Read a register. More...
 
#define XRFdc_WriteReg8(InstancePtr, BaseAddress, RegOffset, RegisterValue)   XRFdc_Out8((InstancePtr->io), ((u32)RegOffset + (u32)BaseAddress), (u32)(RegisterValue))
 Write to a register. More...
 

Typedefs

typedef void(* XRFdc_StatusHandler )(void *CallBackRef, u32 Type, u32 Tile_Id, u32 Block_Id, u32 StatusEvent)
 The handler data type allows the user to define a callback function to respond to interrupt events in the system. More...
 

Functions

u32 XRFdc_CfgInitialize (XRFdc *InstancePtr, XRFdc_Config *ConfigPtr)
 Initializes a specific XRFdc instance such that the driver is ready to use. More...
 
u32 XRFdc_StartUp (XRFdc *InstancePtr, u32 Type, int Tile_Id)
 The API Restarts the requested tile. More...
 
u32 XRFdc_Shutdown (XRFdc *InstancePtr, u32 Type, int Tile_Id)
 The API stops the tile as requested. More...
 
u32 XRFdc_Reset (XRFdc *InstancePtr, u32 Type, int Tile_Id)
 The API resets the requested tile. More...
 
u32 XRFdc_CustomStartUp (XRFdc *InstancePtr, u32 Type, int Tile_Id, u32 StartState, u32 EndState)
 The API starts the requested tile from a provided state and runs to the given end state. More...
 
u32 XRFdc_WaitForState (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, u32 State)
 This function is used to wait for a tile to reach a given state. More...
 
u32 XRFdc_GetIPStatus (XRFdc *InstancePtr, XRFdc_IPStatus *IPStatusPtr)
 The API returns the IP status. More...
 
u32 XRFdc_GetBlockStatus (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, u32 Block_Id, XRFdc_BlockStatus *BlockStatusPtr)
 The API returns the requested block status. More...
 
u32 XRFdc_SetDataPathMode (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id, u32 Mode)
 This API is to set the DAC Datapath mode. More...
 
u32 XRFdc_GetDataPathMode (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id, u32 *ModePtr)
 This API is to get the DAC Datapath mode. More...
 
u32 XRFdc_SetIMRPassMode (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id, u32 Mode)
 This API is to set the DAC Image Reject Filter Pass mode. More...
 
u32 XRFdc_GetIMRPassMode (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id, u32 *ModePtr)
 This API is to get the DAC Image Reject Filter Pass mode. More...
 
void XRFdc_DumpRegs (XRFdc *InstancePtr, u32 Type, int Tile_Id)
 This Prints the offset of the register along with the content. More...
 
u32 XRFdc_SetPwrMode (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, u32 Block_Id, XRFdc_Pwr_Mode_Settings *SettingsPtr)
 Set The Power up/down mode of a given converter. More...
 
u32 XRFdc_GetPwrMode (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, u32 Block_Id, XRFdc_Pwr_Mode_Settings *SettingsPtr)
 Get The Power up/down mode of a given converter. More...
 
void XRFdc_ClrSetReg (XRFdc *InstancePtr, u32 BaseAddr, u32 RegAddr, u16 Mask, u16 Data)
 Execute Read modify Write. More...
 
void XRFdc_ClrReg (XRFdc *InstancePtr, u32 BaseAddr, u32 RegAddr, u16 Mask)
 Execute Read and clear. More...
 
u16 XRFdc_RDReg (XRFdc *InstancePtr, u32 BaseAddr, u32 RegAddr, u16 Mask)
 Execute Read and mask with the value. More...
 
u32 XRFdc_IsHighSpeedADC (XRFdc *InstancePtr, int Tile)
 Get ADC type is High Speed or Medium Speed. More...
 
u32 XRFdc_Get_IPBaseAddr (XRFdc *InstancePtr)
 Get IP BaseAddress. More...
 
u32 XRFdc_Get_TileBaseAddr (XRFdc *InstancePtr, u32 Type, u32 Tile_Id)
 Get Tile BaseAddress. More...
 
u32 XRFdc_Get_BlockBaseAddr (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, u32 Block_Id)
 Get Block BaseAddress. More...
 
u32 XRFdc_GetNoOfDACBlock (XRFdc *InstancePtr, u32 Tile_Id)
 Get Number of DAC Blocks enabled. More...
 
u32 XRFdc_GetNoOfADCBlocks (XRFdc *InstancePtr, u32 Tile_Id)
 Get Number of ADC Blocks enabled. More...
 
u32 XRFdc_GetDataWidth (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, u32 Block_Id)
 Get Data Width for ADC/DAC block. More...
 
u32 XRFdc_CheckTileEnabled (XRFdc *InstancePtr, u32 Type, u32 Tile_Id)
 Checks whether ADC/DAC tile is enabled or not. More...
 
u32 XRFdc_GetMaxSampleRate (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, double *MaxSampleRatePtr)
 Gets ADC/DAC tile maximum sampling rate. More...
 
u32 XRFdc_GetMinSampleRate (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, double *MinSampleRatePtr)
 Gets ADC/DAC tile minimum sampling rate. More...
 
u8 XRFdc_GetTileLayout (XRFdc *InstancePtr)
 Gets whether the device is a DFE variant or not. More...
 
double XRFdc_GetDriverVersion (void)
 This API is used to get the driver version. More...
 
XRFdc_ConfigXRFdc_LookupConfig (u16 DeviceId)
 Looks up the device configuration based on the unique device ID. More...
 
u32 XRFdc_RegisterMetal (XRFdc *InstancePtr, u16 DeviceId, struct metal_device **DevicePtr)
 Register/open the deviceand map RFDC to the IO region. More...
 
u32 XRFdc_SetMixerSettings (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, u32 Block_Id, XRFdc_Mixer_Settings *MixerSettingsPtr)
 The API is used to update various mixer settings, fine, coarse, NCO etc. More...
 
u32 XRFdc_GetMixerSettings (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, u32 Block_Id, XRFdc_Mixer_Settings *MixerSettingsPtr)
 The API returns back Mixer/NCO settings to the caller. More...
 
u32 XRFdc_SetQMCSettings (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, u32 Block_Id, XRFdc_QMC_Settings *QMCSettingsPtr)
 This API is used to update various QMC settings, eg gain, phase, offset etc. More...
 
u32 XRFdc_GetQMCSettings (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, u32 Block_Id, XRFdc_QMC_Settings *QMCSettingsPtr)
 QMC settings are returned back to the caller through this API. More...
 
u32 XRFdc_GetCoarseDelaySettings (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, u32 Block_Id, XRFdc_CoarseDelay_Settings *CoarseDelaySettingsPtr)
 Coarse delay settings are returned back to the caller. More...
 
u32 XRFdc_SetCoarseDelaySettings (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, u32 Block_Id, XRFdc_CoarseDelay_Settings *CoarseDelaySettingsPtr)
 Coarse delay settings passed are used to update the corresponding block level registers. More...
 
u32 XRFdc_GetInterpolationFactor (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id, u32 *InterpolationFactorPtr)
 Interpolation factor are returned back to the caller. More...
 
u32 XRFdc_GetDecimationFactor (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id, u32 *DecimationFactorPtr)
 Decimation factor are returned back to the caller. More...
 
u32 XRFdc_GetDecimationFactorObs (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id, u32 *DecimationFactorPtr)
 Decimation factor are returned back to the caller for the observation FIFO. More...
 
u32 XRFdc_GetFabWrVldWords (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, u32 Block_Id, u32 *FabricWrVldWordsPtr)
 This API returns the number of fabric write valid words requested for the block. More...
 
u32 XRFdc_GetFabWrVldWordsObs (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, u32 Block_Id, u32 *FabricWrVldWordsPtr)
 This API returns the number of fabric write valid words requested for the block. More...
 
u32 XRFdc_GetFabRdVldWords (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, u32 Block_Id, u32 *FabricRdVldWordsPtr)
 This API returns the number of fabric read valid words requested for the block. More...
 
u32 XRFdc_GetFabRdVldWordsObs (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, u32 Block_Id, u32 *FabricRdVldWordsPtr)
 This function returns the number of fabric read valid words requested for the block. More...
 
u32 XRFdc_SetFabRdVldWords (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id, u32 FabricRdVldWords)
 Fabric data rate for the requested ADC block is set by writing to the corresponding register. More...
 
u32 XRFdc_SetFabRdVldWordsObs (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id, u32 FabricRdVldWords)
 Fabric data rate for the requested ADC block is set by writing to the corresponding register. More...
 
u32 XRFdc_SetFabWrVldWords (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id, u32 FabricWrVldWords)
 Fabric data rate for the requested DAC block is set by writing to the corresponding register. More...
 
u32 XRFdc_GetThresholdSettings (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id, XRFdc_Threshold_Settings *ThresholdSettingsPtr)
 Threshold settings are read from the corresponding registers and are passed back to the caller. More...
 
u32 XRFdc_SetThresholdSettings (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id, XRFdc_Threshold_Settings *ThresholdSettingsPtr)
 Threshold settings are updated into the relevant registers. More...
 
u32 XRFdc_SetDecoderMode (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id, u32 DecoderMode)
 Decoder mode is updated into the relevant registers. More...
 
u32 XRFdc_UpdateEvent (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, u32 Block_Id, u32 Event)
 This function will trigger the update event for an event. More...
 
u32 XRFdc_GetDecoderMode (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id, u32 *DecoderModePtr)
 Decoder mode is read and returned back. More...
 
u32 XRFdc_ResetNCOPhase (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, u32 Block_Id)
 Resets the NCO phase of the current block phase accumulator. More...
 
u32 XRFdc_MultiBand (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, u8 DigitalDataPathMask, u32 MixerInOutDataType, u32 DataConverterMask)
 User-level API to setup multiband configuration. More...
 
int XRFdc_GetConnectedIData (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, u32 Block_Id)
 Get Data Converter connected for digital data path I. More...
 
int XRFdc_GetConnectedQData (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, u32 Block_Id)
 Get Data Converter connected for digital data path Q. More...
 
u32 XRFdc_GetConnectedIQData (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, u32 Block_Id, int *ConnectedIData, int *ConnectedQData)
 Get Data Converter connected for digital data paths I & Q. More...
 
u32 XRFdc_IntrHandler (u32 Vector, void *XRFdcPtr)
 This function is the interrupt handler for the driver. More...
 
u32 XRFdc_IntrClr (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, u32 Block_Id, u32 IntrMask)
 This function clear the interrupts. More...
 
u32 XRFdc_GetIntrStatus (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, u32 Block_Id, u32 *IntrStsPtr)
 This function returns the interrupt status read from Interrupt Status Register(ISR). More...
 
u32 XRFdc_IntrDisable (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, u32 Block_Id, u32 IntrMask)
 This function clears the interrupt mask. More...
 
u32 XRFdc_IntrEnable (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, u32 Block_Id, u32 IntrMask)
 This function sets the interrupt mask. More...
 
u32 XRFdc_GetEnabledInterrupts (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, u32 Block_Id, u32 *IntrMask)
 This function gets a mask of enabled interrupts. More...
 
u32 XRFdc_SetThresholdClrMode (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id, u32 ThresholdToUpdate, u32 ClrMode)
 This API sets the threshold clear mode. More...
 
u32 XRFdc_ThresholdStickyClear (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id, u32 ThresholdToUpdate)
 This API is to clear the Sticky bit in threshold config registers. More...
 
void XRFdc_SetStatusHandler (XRFdc *InstancePtr, void *CallBackRef, XRFdc_StatusHandler FunctionPtr)
 This function sets the status callback function, the status handler, which the driver calls when it encounters conditions that should be reported to the higher layer software. More...
 
u32 XRFdc_SetupFIFO (XRFdc *InstancePtr, u32 Type, int Tile_Id, u8 Enable)
 Enable and Disable the ADC/DAC FIFO. More...
 
u32 XRFdc_SetupFIFOObs (XRFdc *InstancePtr, u32 Type, int Tile_Id, u8 Enable)
 Enable and Disable the ADC/DAC FIFO. More...
 
u32 XRFdc_SetupFIFOBoth (XRFdc *InstancePtr, u32 Type, int Tile_Id, u8 Enable)
 Enable and Disable the ADC/DAC FIFO. More...
 
u32 XRFdc_GetFIFOStatus (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, u8 *EnablePtr)
 Current status of ADC/DAC FIFO. More...
 
u32 XRFdc_GetFIFOStatusObs (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, u8 *EnablePtr)
 Current status of ADC/DAC FIFO. More...
 
u32 XRFdc_SetNyquistZone (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, u32 Block_Id, u32 NyquistZone)
 Set the Nyquist zone. More...
 
u32 XRFdc_GetNyquistZone (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, u32 Block_Id, u32 *NyquistZonePtr)
 Get the Nyquist zone. More...
 
u32 XRFdc_GetOutputCurr (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id, u32 *OutputCurrPtr)
 Get Output Current for DAC block. More...
 
u32 XRFdc_SetDecimationFactor (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id, u32 DecimationFactor)
 This API is to set the decimation factor and also update the FIFO write words w.r.t to decimation factor. More...
 
u32 XRFdc_SetDecimationFactorObs (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id, u32 DecimationFactor)
 This API is to set the decimation factor and also update the FIFO write words w.r.t to decimation factor for the observation FIFO. More...
 
u32 XRFdc_SetInterpolationFactor (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id, u32 InterpolationFactor)
 This API is to set the interpolation factor and also update the FIFO read words w.r.t to interpolation factor. More...
 
u32 XRFdc_SetFabClkOutDiv (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, u16 FabClkDiv)
 This API is to set the divider for clock fabric out. More...
 
u32 XRFdc_SetCalibrationMode (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id, u8 CalibrationMode)
 This API is to set the Calibration mode. More...
 
u32 XRFdc_GetCalibrationMode (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id, u8 *CalibrationModePtr)
 This API is to get the Calibration mode. More...
 
u32 XRFdc_GetClockSource (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, u32 *ClockSourcePtr)
 This function gets Clock source. More...
 
u32 XRFdc_GetPLLLockStatus (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, u32 *LockStatusPtr)
 This function gets PLL lock status. More...
 
u32 XRFdc_GetPLLConfig (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, XRFdc_PLL_Settings *PLLSettings)
 This API is used to get the PLL Configurations. More...
 
u32 XRFdc_DynamicPLLConfig (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, u8 Source, double RefClkFreq, double SamplingRate)
 This function used for dynamically switch between internal PLL and external clcok source and configuring the internal PLL. More...
 
u32 XRFdc_SetInvSincFIR (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id, u16 Mode)
 This API is used to set the mode for the Inverse-Sinc filter. More...
 
u32 XRFdc_GetInvSincFIR (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id, u16 *ModePtr)
 This API is used to get the Inverse-Sinc filter mode. More...
 
u32 XRFdc_GetLinkCoupling (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id, u32 *ModePtr)
 This function is used to get the Link Coupling mode. More...
 
u32 XRFdc_GetFabClkOutDiv (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, u16 *FabClkDivPtr)
 This API is to get the divider for clock fabric out. More...
 
u32 XRFdc_SetDither (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id, u32 Mode)
 This function is used to set the IM3 Dither mode. More...
 
u32 XRFdc_GetDither (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id, u32 *ModePtr)
 This function is used to get the IM3 Dither mode. More...
 
u32 XRFdc_SetClkDistribution (XRFdc *InstancePtr, XRFdc_Distribution_Settings *DistributionSettingsPtr)
 This function is used to set the clock distribution. More...
 
u32 XRFdc_GetClkDistribution (XRFdc *InstancePtr, XRFdc_Distribution_Settings *DistributionSettingsPtr)
 This function is used to get the clock distribution. More...
 
u32 XRFdc_SetSignalDetector (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id, XRFdc_Signal_Detector_Settings *SettingsPtr)
 This function is used to set the ADC Signal Detector Settings. More...
 
u32 XRFdc_GetSignalDetector (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id, XRFdc_Signal_Detector_Settings *SettingsPtr)
 This function is used to get the ADC Signal Detector Settings. More...
 
u32 XRFdc_DisableCoefficientsOverride (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id, u32 CalibrationBlock)
 This function is used to disable Calibration Coefficients override. More...
 
u32 XRFdc_SetCalCoefficients (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id, u32 CalibrationBlock, XRFdc_Calibration_Coefficients *CoeffPtr)
 This function is used to set the ADC Calibration Coefficients. More...
 
u32 XRFdc_GetCalCoefficients (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id, u32 CalibrationBlock, XRFdc_Calibration_Coefficients *CoeffPtr)
 This function is used to get the ADC Calibration Coefficients. More...
 
u32 XRFdc_SetCalFreeze (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id, XRFdc_Cal_Freeze_Settings *CalFreezePtr)
 This function is used to set calibration freeze settings. More...
 
u32 XRFdc_GetCalFreeze (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id, XRFdc_Cal_Freeze_Settings *CalFreezePtr)
 This function is used to get calibration freeze settings and status. More...
 
u32 XRFdc_SetDACVOP (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id, u32 uACurrent)
 Set Output Current for DAC block. More...
 
u32 XRFdc_SetDACCompMode (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id, u32 Enable)
 Sets VOP compatibility mode. More...
 
u32 XRFdc_GetDACCompMode (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id, u32 *EnabledPtr)
 Gets VOP compatibility mode. More...
 
u32 XRFdc_SetDSA (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id, XRFdc_DSA_Settings *SettingsPtr)
 Set DSA for ADC block. More...
 
u32 XRFdc_GetDSA (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id, XRFdc_DSA_Settings *SettingsPtr)
 Get DSA for ADC block. More...
 
u32 XRFdc_ResetInternalFIFOWidth (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, u32 Block_Id)
 Set the correct FIFO width for current mixer & rate change settings. More...
 
u32 XRFdc_ResetInternalFIFOWidthObs (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id)
 Set the correct Observation FIFO width for current mixer & rate change settings. More...
 
u32 XRFdc_IsDACBlockEnabled (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id)
 Checks whether DAC block is available or not. More...
 
u32 XRFdc_IsADCBlockEnabled (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id)
 Checks whether ADC block is available or not. More...
 
u32 XRFdc_IsDACDigitalPathEnabled (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id)
 Checks whether DAC Digital path is enabled or not. More...
 
u32 XRFdc_IsADCDigitalPathEnabled (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id)
 Checks whether ADC digital path is enabled or not. More...
 
u32 XRFdc_CheckDigitalPathEnabled (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, u32 Block_Id)
 Checks whether ADC/DAC Digital path is enabled or not. More...
 
u32 XRFdc_GetDataType (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, u32 Block_Id)
 Get Mixer Input Data Type for ADC/DAC block. More...
 
u32 XRFdc_GetInverseSincFilter (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id)
 Get Inversesync filter for DAC block. More...
 
u32 XRFdc_GetMixedMode (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id)
 Get Mixed mode for DAC block. More...
 
u32 XRFdc_GetMasterTile (XRFdc *InstancePtr, u32 Type)
 Get Master Tile for ADC/DAC tiles. More...
 
u32 XRFdc_GetSysRefSource (XRFdc *InstancePtr, u32 Type)
 Get Sysref source for ADC/DAC tile. More...
 
double XRFdc_GetFabClkFreq (XRFdc *InstancePtr, u32 Type, u32 Tile_Id)
 Get Fabric Clock frequency. More...
 
u32 XRFdc_IsFifoEnabled (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, u32 Block_Id)
 Get whether FIFO is enabled or not. More...
 
void XRFdc_SetConnectedIQData (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, u32 Block_Id, int ConnectedIData, int ConnectedQData)
 Set Data Converter connected for digital data path I and Q. More...
 
u32 XRFdc_GetMultibandConfig (XRFdc *InstancePtr, u32 Type, u32 Tile_Id)
 Get Multiband Config data. More...
 
u32 XRFdc_CheckBlockEnabled (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, u32 Block_Id)
 Checks whether ADC/DAC block is enabled or not. More...
 
u32 XRFdc_MultiConverter_Sync (XRFdc *InstancePtr, u32 Type, XRFdc_MultiConverter_Sync_Config *ConfigPtr)
 This is the top level API which will be used for Multi-tile Synchronization. More...
 
u32 XRFdc_MultiConverter_Init (XRFdc_MultiConverter_Sync_Config *ConfigPtr, int *PLL_CodesPtr, int *T1_CodesPtr, u32 RefTile)
 This API Initializes the multi-tile sync config structures. More...
 
u32 XRFdc_MTS_Sysref_Config (XRFdc *InstancePtr, XRFdc_MultiConverter_Sync_Config *DACSyncConfigPtr, XRFdc_MultiConverter_Sync_Config *ADCSyncConfigPtr, u32 SysRefEnable)
 This API is used to enable/disable the sysref. More...
 
u32 XRFdc_GetMTSEnable (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, u32 *EnablePtr)
 This is the top level API which will be used to check if Multi-tile is enabled. More...
 
u32 XRFdc_SetDACDataScaler (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id, u32 Enable)
 Set data scaler for DAC block. More...
 
u32 XRFdc_GetDACDataScaler (XRFdc *InstancePtr, u32 Tile_Id, u32 Block_Id, u32 *EnablePtr)
 Get data scaler for DAC block. More...
 
s32 XRFdc_GetDeviceNameByDeviceId (char *DevNamePtr, u16 DevId)
 Traverse "/sys/bus/platform/device" directory, to find RFDC device entry, corresponding to provided device id. More...
 
u32 XRFdc_GetFIFOStatusInt (XRFdc *InstancePtr, u32 Type, u32 Tile_Id, u8 *EnablePtr, u32 Channel)
 Current status of ADC/DAC FIFO. More...
 

Register Map

Register offsets from the base address of an RFDC ADC and DAC device.

#define XRFDC_CLK_EN_OFFSET   0x000U
 ADC Clock Enable Register. More...
 
#define XRFDC_ADC_DEBUG_RST_OFFSET   0x004U
 ADC Debug Reset Register. More...
 
#define XRFDC_ADC_FABRIC_RATE_OFFSET   0x008U
 ADC Fabric Rate Register. More...
 
#define XRFDC_ADC_FABRIC_RATE_OBS_OFFSET   0x050U
 ADC Obs Fabric Rate Register. More...
 
#define XRFDC_ADC_FABRIC_RATE_TDD_OFFSET(X)
 ADC Fabric Rate (or OBS) Register TDD Selected. More...
 
#define XRFDC_DAC_FABRIC_RATE_OFFSET   0x008U
 DAC Fabric Rate Register. More...
 
#define XRFDC_ADC_FABRIC_OFFSET   0x00CU
 ADC Fabric Register. More...
 
#define XRFDC_ADC_FABRIC_OBS_OFFSET   0x054U
 ADC Obs Fabric Register. More...
 
#define XRFDC_ADC_FABRIC_TDD_OFFSET(X)
 ADC Fabric Register (or OBS) TDD Selected. More...
 
#define XRFDC_ADC_FABRIC_ISR_OFFSET   0x010U
 ADC Fabric ISR Register. More...
 
#define XRFDC_DAC_FIFO_START_OFFSET   0x010U
 DAC FIFO Start Register. More...
 
#define XRFDC_DAC_FABRIC_ISR_OFFSET   0x014U
 DAC Fabric ISR Register. More...
 
#define XRFDC_ADC_FABRIC_IMR_OFFSET   0x014U
 ADC Fabric IMR Register. More...
 
#define XRFDC_DAC_FABRIC_IMR_OFFSET   0x018U
 DAC Fabric IMR Register. More...
 
#define XRFDC_ADC_FABRIC_DBG_OFFSET   0x018U
 ADC Fabric Debug Register. More...
 
#define XRFDC_ADC_FABRIC_DBG_OBS_OFFSET   0x058U
 ADC Obs Fabric Debug Register. More...
 
#define XRFDC_ADC_FABRIC_DBG_TDD_OFFSET(X)
 ADC Fabric Debug (or OBS) Register TDD Selected. More...
 
#define XRFDC_ADC_UPDATE_DYN_OFFSET   0x01CU
 ADC Update Dynamic Register. More...
 
#define XRFDC_DAC_UPDATE_DYN_OFFSET   0x020U
 DAC Update Dynamic Register. More...
 
#define XRFDC_ADC_FIFO_LTNC_CRL_OFFSET   0x020U
 ADC FIFO Latency Control Register. More...
 
#define XRFDC_ADC_FIFO_LTNC_CRL_OBS_OFFSET   0x064U
 ADC Obs FIFO Latency Control Register. More...
 
#define XRFDC_ADC_FIFO_LTNC_CRL_TDD_OFFSET(X)
 ADC FIFO Latency Control (or OBS) Register TDD Selected. More...
 
#define XRFDC_ADC_DEC_ISR_OFFSET   0x030U
 ADC Decoder interface ISR Register. More...
 
#define XRFDC_DAC_DATAPATH_OFFSET   0x034U
 ADC Decoder interface IMR Register. More...
 
#define XRFDC_ADC_DEC_IMR_OFFSET   0x034U
 ADC Decoder interface IMR Register. More...
 
#define XRFDC_DATPATH_ISR_OFFSET   0x038U
 ADC Data Path ISR Register. More...
 
#define XRFDC_DATPATH_IMR_OFFSET   0x03CU
 ADC Data Path IMR Register. More...
 
#define XRFDC_ADC_DECI_CONFIG_OFFSET   0x040U
 ADC Decimation Config Register. More...
 
#define XRFDC_ADC_DECI_CONFIG_OBS_OFFSET   0x048U
 ADC Decimation Config Register. More...
 
#define XRFDC_ADC_DECI_CONFIG_TDD_OFFSET(X)
 ADC Decimation Config (or OBS) Register TDD Selected. More...
 
#define XRFDC_DAC_INTERP_CTRL_OFFSET   0x040U
 DAC Interpolation Control Register. More...
 
#define XRFDC_ADC_DECI_MODE_OFFSET   0x044U
 ADC Decimation mode Register. More...
 
#define XRFDC_ADC_DECI_MODE_OBS_OFFSET   0x04CU
 ADC Obs Decimation mode Register. More...
 
#define XRFDC_ADC_DECI_MODE_TDD_OFFSET(X)
 ADC Decimation mode (or OBS) Register TDD Selected. More...
 
#define XRFDC_DAC_ITERP_DATA_OFFSET   0x044U
 DAC interpolation data. More...
 
#define XRFDC_ADC_FABRIC_ISR_OBS_OFFSET   0x05CU
 ADC Fabric ISR Observation Register. More...
 
#define XRFDC_ADC_FABRIC_IMR_OBS_OFFSET   0x060U
 ADC Fabric ISR Observation Register. More...
 
#define XRFDC_DAC_TDD_MODE0_OFFSET   0x060U
 DAC TDD Mode 0 Configuration. More...
 
#define XRFDC_ADC_TDD_MODE0_OFFSET   0x068U
 ADC TDD Mode 0 Configuration. More...
 
#define XRFDC_TDD_MODE0_OFFSET(X)   ((X == 0) ? XRFDC_ADC_TDD_MODE0_OFFSET : XRFDC_DAC_TDD_MODE0_OFFSET)
 ADC TDD Mode 0 Configuration. More...
 
#define XRFDC_ADC_MXR_CFG0_OFFSET   0x080U
 ADC I channel mixer config Register. More...
 
#define XRFDC_ADC_MXR_CFG1_OFFSET   0x084U
 ADC Q channel mixer config Register. More...
 
#define XRFDC_MXR_MODE_OFFSET   0x088U
 ADC/DAC mixer mode Register. More...
 
#define XRFDC_NCO_UPDT_OFFSET   0x08CU
 ADC/DAC NCO Update mode Register. More...
 
#define XRFDC_NCO_RST_OFFSET   0x090U
 ADC/DAC NCO Phase Reset Register. More...
 
#define XRFDC_ADC_NCO_FQWD_UPP_OFFSET   0x094U
 ADC NCO Frequency Word[47:32] Register. More...
 
#define XRFDC_ADC_NCO_FQWD_MID_OFFSET   0x098U
 ADC NCO Frequency Word[31:16] Register. More...
 
#define XRFDC_ADC_NCO_FQWD_LOW_OFFSET   0x09CU
 ADC NCO Frequency Word[15:0] Register. More...
 
#define XRFDC_NCO_PHASE_UPP_OFFSET   0x0A0U
 ADC/DAC NCO Phase[17:16] Register. More...
 
#define XRFDC_NCO_PHASE_LOW_OFFSET   0x0A4U
 ADC/DAC NCO Phase[15:0] Register. More...
 
#define XRFDC_ADC_NCO_PHASE_MOD_OFFSET   0x0A8U
 ADC NCO Phase Mode Register. More...
 
#define XRFDC_QMC_UPDT_OFFSET   0x0C8U
 ADC/DAC QMC Update Mode Register. More...
 
#define XRFDC_QMC_CFG_OFFSET   0x0CCU
 ADC/DAC QMC Config Register. More...
 
#define XRFDC_QMC_OFF_OFFSET   0x0D0U
 ADC/DAC QMC Offset Correction Register. More...
 
#define XRFDC_QMC_GAIN_OFFSET   0x0D4U
 ADC/DAC QMC Gain Correction Register. More...
 
#define XRFDC_QMC_PHASE_OFFSET   0x0D8U
 ADC/DAC QMC Phase Correction Register. More...
 
#define XRFDC_ADC_CRSE_DLY_UPDT_OFFSET   0x0DCU
 ADC Coarse Delay Update Register. More...
 
#define XRFDC_DAC_CRSE_DLY_UPDT_OFFSET   0x0E0U
 DAC Coarse Delay Update Register. More...
 
#define XRFDC_ADC_CRSE_DLY_CFG_OFFSET   0x0E0U
 ADC Coarse delay Config Register. More...
 
#define XRFDC_DAC_CRSE_DLY_CFG_OFFSET   0x0DCU
 DAC Coarse delay Config Register. More...
 
#define XRFDC_ADC_DAT_SCAL_CFG_OFFSET   0x0E4U
 ADC Data Scaling Config Register. More...
 
#define XRFDC_ADC_SWITCH_MATRX_OFFSET   0x0E8U
 ADC Switch Matrix Config Register. More...
 
#define XRFDC_ADC_TRSHD0_CFG_OFFSET   0x0ECU
 ADC Threshold0 Config Register. More...
 
#define XRFDC_ADC_TRSHD0_AVG_UP_OFFSET   0x0F0U
 ADC Threshold0 Average[31:16] Register. More...
 
#define XRFDC_ADC_TRSHD0_AVG_LO_OFFSET   0x0F4U
 ADC Threshold0 Average[15:0] Register. More...
 
#define XRFDC_ADC_TRSHD0_UNDER_OFFSET   0x0F8U
 ADC Threshold0 Under Threshold Register. More...
 
#define XRFDC_ADC_TRSHD0_OVER_OFFSET   0x0FCU
 ADC Threshold0 Over Threshold Register. More...
 
#define XRFDC_ADC_TRSHD1_CFG_OFFSET   0x100U
 ADC Threshold1 Config Register. More...
 
#define XRFDC_ADC_TRSHD1_AVG_UP_OFFSET   0x104U
 ADC Threshold1 Average[31:16] Register. More...
 
#define XRFDC_ADC_TRSHD1_AVG_LO_OFFSET   0x108U
 ADC Threshold1 Average[15:0] Register. More...
 
#define XRFDC_ADC_TRSHD1_UNDER_OFFSET   0x10CU
 ADC Threshold1 Under Threshold Register. More...
 
#define XRFDC_ADC_TRSHD1_OVER_OFFSET   0x110U
 ADC Threshold1 Over Threshold Register. More...
 
#define XRFDC_ADC_FEND_DAT_CRL_OFFSET   0x140U
 ADC Front end Data Control Register. More...
 
#define XRFDC_ADC_TI_DCB_CRL0_OFFSET   0x144U
 ADC Time Interleaved digital correction block gain control0 Register. More...
 
#define XRFDC_ADC_TI_DCB_CRL1_OFFSET   0x148U
 ADC Time Interleaved digital correction block gain control1 Register. More...
 
#define XRFDC_ADC_TI_DCB_CRL2_OFFSET   0x14CU
 ADC Time Interleaved digital correction block gain control2 Register. More...
 
#define XRFDC_ADC_TI_DCB_CRL3_OFFSET   0x150U
 ADC Time Interleaved digital correction block gain control3 Register. More...
 
#define XRFDC_ADC_TI_TISK_CRL0_OFFSET   0x154U
 ADC Time skew correction control bits0 Register. More...
 
#define XRFDC_DAC_MC_CFG0_OFFSET   0x1C4U
 Static Configuration data for DAC Analog. More...
 
#define XRFDC_ADC_TI_TISK_CRL1_OFFSET   0x158U
 ADC Time skew correction control bits1 Register. More...
 
#define XRFDC_ADC_TI_TISK_CRL2_OFFSET   0x15CU
 ADC Time skew correction control bits2 Register. More...
 
#define XRFDC_ADC_TI_TISK_CRL3_OFFSET   0x160U
 ADC Time skew correction control bits3 Register. More...
 
#define XRFDC_ADC_TI_TISK_CRL4_OFFSET   0x164U
 ADC Time skew correction control bits4 Register. More...
 
#define XRFDC_ADC_TI_TISK_CRL5_OFFSET   0x168U
 ADC Time skew correction control bits5 Register (Gen 3 only) More...
 
#define XRFDC_ADC_TI_TISK_DAC0_OFFSET   0x168U
 ADC Time skew DAC cal code of subadc ch0 Register(Below Gen 3) More...
 
#define XRFDC_ADC_TI_TISK_DAC1_OFFSET   0x16CU
 ADC Time skew DAC cal code of subadc ch1 Register. More...
 
#define XRFDC_ADC_TI_TISK_DAC2_OFFSET   0x170U
 ADC Time skew DAC cal code of subadc ch2 Register. More...
 
#define XRFDC_ADC_TI_TISK_DAC3_OFFSET   0x174U
 ADC Time skew DAC cal code of subadc ch3 Register. More...
 
#define XRFDC_ADC_TI_TISK_DACP0_OFFSET   0x178U
 ADC Time skew DAC cal code of subadc ch0 Register. More...
 
#define XRFDC_ADC_TI_TISK_DACP1_OFFSET   0x17CU
 ADC Time skew DAC cal code of subadc ch1 Register. More...
 
#define XRFDC_ADC_TI_TISK_DACP2_OFFSET   0x180U
 ADC Time skew DAC cal code of subadc ch2 Register. More...
 
#define XRFDC_ADC_TI_TISK_DACP3_OFFSET   0x184U
 ADC Time skew DAC cal code of subadc ch3 Register. More...
 
#define XRFDC_DATA_SCALER_OFFSET   0x190U
 DAC Data Scaler Register. More...
 
#define XRFDC_DAC_VOP_CTRL_OFFSET   0x198U
 DAC variable output power control Register. More...
 
#define XRFDC_ADC0_SUBDRP_ADDR_OFFSET   0x198U
 subadc0, sub-drp address of target Register More...
 
#define XRFDC_ADC0_SUBDRP_DAT_OFFSET   0x19CU
 subadc0, sub-drp data of target Register More...
 
#define XRFDC_ADC1_SUBDRP_ADDR_OFFSET   0x1A0U
 subadc1, sub-drp address of target Register More...
 
#define XRFDC_ADC1_SUBDRP_DAT_OFFSET   0x1A4U
 subadc1, sub-drp data of target Register More...
 
#define XRFDC_ADC2_SUBDRP_ADDR_OFFSET   0x1A8U
 subadc2, sub-drp address of target Register More...
 
#define XRFDC_ADC2_SUBDRP_DAT_OFFSET   0x1ACU
 subadc2, sub-drp data of target Register More...
 
#define XRFDC_ADC3_SUBDRP_ADDR_OFFSET   0x1B0U
 subadc3, sub-drp address of target Register More...
 
#define XRFDC_ADC3_SUBDRP_DAT_OFFSET   0x1B4U
 subadc3, sub-drp data of target Register More...
 
#define XRFDC_ADC_RX_MC_PWRDWN_OFFSET   0x1C0U
 ADC Static configuration bits for ADC(RX) analog Register. More...
 
#define XRFDC_ADC_DAC_MC_CFG0_OFFSET   0x1C4U
 ADC/DAC Static configuration bits for ADC/DAC analog Register. More...
 
#define XRFDC_ADC_DAC_MC_CFG1_OFFSET   0x1C8U
 ADC/DAC Static configuration bits for ADC/DAC analog Register. More...
 
#define XRFDC_ADC_DAC_MC_CFG2_OFFSET   0x1CCU
 ADC/DAC Static configuration bits for ADC/DAC analog Register. More...
 
#define XRFDC_DAC_MC_CFG3_OFFSET   0x1D0U
 DAC Static configuration bits for DAC analog Register. More...
 
#define XRFDC_ADC_RXPR_MC_CFG0_OFFSET   0x1D0U
 ADC RX Pair static Configuration Register. More...
 
#define XRFDC_ADC_RXPR_MC_CFG1_OFFSET   0x1D4U
 ADC RX Pair static Configuration Register. More...
 
#define XRFDC_ADC_TI_DCBSTS0_BG_OFFSET   0x200U
 ADC DCB Status0 BG Register. More...
 
#define XRFDC_ADC_TI_DCBSTS0_FG_OFFSET   0x204U
 ADC DCB Status0 FG Register. More...
 
#define XRFDC_ADC_TI_DCBSTS1_BG_OFFSET   0x208U
 ADC DCB Status1 BG Register. More...
 
#define XRFDC_ADC_TI_DCBSTS1_FG_OFFSET   0x20CU
 ADC DCB Status1 FG Register. More...
 
#define XRFDC_ADC_TI_DCBSTS2_BG_OFFSET   0x210U
 ADC DCB Status2 BG Register. More...
 
#define XRFDC_ADC_TI_DCBSTS2_FG_OFFSET   0x214U
 ADC DCB Status2 FG Register. More...
 
#define XRFDC_ADC_TI_DCBSTS3_BG_OFFSET   0x218U
 ADC DCB Status3 BG Register. More...
 
#define XRFDC_ADC_TI_DCBSTS3_FG_OFFSET   0x21CU
 ADC DCB Status3 FG Register. More...
 
#define XRFDC_ADC_TI_DCBSTS4_MB_OFFSET   0x220U
 ADC DCB Status4 MSB Register. More...
 
#define XRFDC_ADC_TI_DCBSTS4_LB_OFFSET   0x224U
 ADC DCB Status4 LSB Register. More...
 
#define XRFDC_ADC_TI_DCBSTS5_MB_OFFSET   0x228U
 ADC DCB Status5 MSB Register. More...
 
#define XRFDC_ADC_TI_DCBSTS5_LB_OFFSET   0x22CU
 ADC DCB Status5 LSB Register. More...
 
#define XRFDC_ADC_TI_DCBSTS6_MB_OFFSET   0x230U
 ADC DCB Status6 MSB Register. More...
 
#define XRFDC_ADC_TI_DCBSTS6_LB_OFFSET   0x234U
 ADC DCB Status6 LSB Register. More...
 
#define XRFDC_ADC_TI_DCBSTS7_MB_OFFSET   0x238U
 ADC DCB Status7 MSB Register. More...
 
#define XRFDC_ADC_TI_DCBSTS7_LB_OFFSET   0x23CU
 ADC DCB Status7 LSB Register. More...
 
#define XRFDC_DSA_UPDT_OFFSET   0x254U
 ADC DSA Update Trigger REgister. More...
 
#define XRFDC_ADC_FIFO_LTNCY_LB_OFFSET   0x280U
 ADC FIFO Latency measurement LSB Register. More...
 
#define XRFDC_ADC_FIFO_LTNCY_MB_OFFSET   0x284U
 ADC FIFO Latency measurement MSB Register. More...
 
#define XRFDC_DAC_DECODER_CTRL_OFFSET   0x180U
 DAC Unary Decoder/ Randomizer settings. More...
 
#define XRFDC_DAC_DECODER_CLK_OFFSET   0x184U
 Decoder Clock enable. More...
 
#define XRFDC_MB_CONFIG_OFFSET   0x308U
 Multiband Config status. More...
 
#define XRFDC_ADC_SIG_DETECT_CTRL_OFFSET   0x114
 ADC Signal Detector Control. More...
 
#define XRFDC_ADC_SIG_DETECT_THRESHOLD0_LEVEL_OFFSET   0x118
 ADC Signal Detector Threshold 0. More...
 
#define XRFDC_ADC_SIG_DETECT_THRESHOLD0_CNT_OFF_OFFSET   0x11C
 ADC Signal Detector Threshold 0 on Counter. More...
 
#define XRFDC_ADC_SIG_DETECT_THRESHOLD0_CNT_ON_OFFSET   0x120
 ADC Signal Detector Threshold 0 off Counter. More...
 
#define XRFDC_ADC_SIG_DETECT_MAGN_OFFSET   0x130
 ADC Signal Detector Magintude. More...
 
#define XRFDC_HSCOM_CLK_DSTR_OFFSET   0x088U
 Clock Distribution Register. More...
 
#define XRFDC_HSCOM_CLK_DSTR_MASK   0xC788U
 Clock Distribution Register. More...
 
#define XRFDC_HSCOM_CLK_DSTR_MASK_ALT   0x1870U
 Clock Distribution Register for Intratile. More...
 
#define XRFDC_HSCOM_PWR_OFFSET   0x094
 Control register during power-up sequence. More...
 
#define XRFDC_HSCOM_CLK_DIV_OFFSET   0xB0
 Fabric clk out divider. More...
 
#define XRFDC_HSCOM_PWR_STATE_OFFSET   0xB4
 Check powerup state. More...
 
#define XRFDC_HSCOM_UPDT_DYN_OFFSET   0x0B8
 Trigger the update dynamic event. More...
 
#define XRFDC_HSCOM_EFUSE_2_OFFSET   0x144
 
#define XRFDC_DAC_INVSINC_OFFSET   0x0C0U
 Invsinc control. More...
 
#define XRFDC_DAC_MB_CFG_OFFSET   0x0C4U
 Multiband config. More...
 
#define XRFDC_MTS_SRDIST   0x1CA0U
 
#define XRFDC_MTS_SRCAP_T1   (0x24U << 2U)
 
#define XRFDC_MTS_SRCAP_PLL   (0x0CU << 2U)
 
#define XRFDC_MTS_SRCAP_DIG   (0x2CU << 2U)
 
#define XRFDC_MTS_SRDTC_T1   (0x27U << 2U)
 
#define XRFDC_MTS_SRDTC_PLL   (0x26U << 2U)
 
#define XRFDC_MTS_SRFLAG   (0x49U << 2U)
 
#define XRFDC_MTS_CLKSTAT   (0x24U << 2U)
 
#define XRFDC_MTS_SRCOUNT_CTRL   0x004CU
 
#define XRFDC_MTS_SRCOUNT_VAL   0x0050U
 
#define XRFDC_MTS_SRFREQ_VAL   0x0054U
 
#define XRFDC_MTS_FIFO_CTRL_ADC   0x0010U
 
#define XRFDC_MTS_FIFO_CTRL_DAC   0x0014U
 
#define XRFDC_MTS_DELAY_CTRL   0x0028U
 
#define XRFDC_MTS_ADC_MARKER   0x0018U
 
#define XRFDC_MTS_ADC_MARKER_CNT   0x0010U
 
#define XRFDC_MTS_DAC_MARKER_CTRL   0x0048U
 
#define XRFDC_MTS_DAC_MARKER_CNT   (0x92U << 2U)
 
#define XRFDC_MTS_DAC_MARKER_LOC   (0x93U << 2U)
 
#define XRFDC_MTS_DAC_FIFO_MARKER_CTRL   (0x94U << 2U)
 
#define XRFDC_MTS_DAC_FABRIC_OFFSET   0x0C
 
#define XRFDC_RESET_OFFSET   0x00U
 Tile reset register. More...
 
#define XRFDC_RESTART_OFFSET   0x04U
 Tile restart register. More...
 
#define XRFDC_RESTART_STATE_OFFSET   0x08U
 Tile restart state register. More...
 
#define XRFDC_CURRENT_STATE_OFFSET   0x0CU
 Current state register. More...
 
#define XRFDC_CLOCK_DETECT_OFFSET   0x80U
 Clock detect register. More...
 
#define XRFDC_STATUS_OFFSET   0x228U
 Common status register. More...
 
#define XRFDC_CAL_DIV_BYP_OFFSET   0x100U
 Calibration divider bypass register. More...
 
#define XRFDC_COMMON_INTR_STS   0x100U
 Common Intr Status register. More...
 
#define XRFDC_COMMON_INTR_ENABLE   0x104U
 Common Intr enable register. More...
 
#define XRFDC_INTR_STS   0x200U
 Intr status register. More...
 
#define XRFDC_INTR_ENABLE   0x204U
 Intr enable register. More...
 
#define XRFDC_CONV_INTR_STS(X)   (0x208U + (X * 0x08U))
 
#define XRFDC_CONV_INTR_EN(X)   (0x20CU + (X * 0x08U))
 
#define XRFDC_CONV_CAL_STGS(X)   (0x234U + (X * 0x04U))
 
#define XRFDC_CONV_DSA_STGS(X)   (0x244U + (X * 0x04U))
 
#define XRFDC_CAL_GCB_COEFF0_FAB(X)   (0x280U + (X * 0x10U))
 
#define XRFDC_CAL_GCB_COEFF1_FAB(X)   (0x284U + (X * 0x10U))
 
#define XRFDC_CAL_GCB_COEFF2_FAB(X)   (0x288U + (X * 0x10U))
 
#define XRFDC_CAL_GCB_COEFF3_FAB(X)   (0x28CU + (X * 0x10U))
 
#define XRFDC_TDD_CTRL_SLICE_OFFSET(X)   (0x260 + (X * 0x04U))
 TDD control registers. More...
 
#define XRFDC_PLL_FREQ   0x300U
 PLL output frequency (before divider) register. More...
 
#define XRFDC_PLL_FS   0x304U
 Sampling rate register. More...
 
#define XRFDC_CAL_TMR_MULT_OFFSET   0x30CU
 Calibration timer register. More...
 
#define XRFDC_CAL_DLY_OFFSET   0x310U
 Calibration delay register. More...
 
#define XRFDC_FIFO_ENABLE   0x230U
 FIFO Enable and Disable. More...
 
#define XRFDC_PLL_SDM_CFG0   0x00U
 PLL Configuration bits for sdm. More...
 
#define XRFDC_PLL_SDM_SEED0   0x18U
 PLL Bits for sdm LSB. More...
 
#define XRFDC_PLL_SDM_SEED1   0x1CU
 PLL Bits for sdm MSB. More...
 
#define XRFDC_PLL_VREG   0x44U
 PLL bits for voltage regulator. More...
 
#define XRFDC_PLL_VREG   0x44U
 PLL bits for voltage regulator. More...
 
#define XRFDC_PLL_VCO0   0x54U
 PLL bits for coltage controlled oscillator LSB. More...
 
#define XRFDC_PLL_VCO1   0x58U
 PLL bits for coltage controlled oscillator MSB. More...
 
#define XRFDC_PLL_CRS1   0x28U
 PLL bits for coarse frequency control LSB. More...
 
#define XRFDC_PLL_CRS2   0x2CU
 PLL bits for coarse frequency control MSB. More...
 
#define XRFDC_PLL_DIVIDER0   0x30U
 PLL Output Divider LSB register. More...
 
#define XRFDC_PLL_DIVIDER1   0x34U
 PLL Output Divider MSB register. More...
 
#define XRFDC_PLL_SPARE0   0x38U
 PLL spare inputs LSB. More...
 
#define XRFDC_PLL_SPARE1   0x3CU
 PLL spare inputs MSB. More...
 
#define XRFDC_PLL_REFDIV   0x40U
 PLL Reference Divider register. More...
 
#define XRFDC_PLL_CHARGEPUMP   0x48U
 PLL bits for charge pumps. More...
 
#define XRFDC_PLL_LPF0   0x4CU
 PLL bits for loop filters LSB. More...
 
#define XRFDC_PLL_LPF1   0x50U
 PLL bits for loop filters MSB. More...
 
#define XRFDC_PLL_FPDIV   0x5CU
 PLL Feedback Divider register. More...
 
#define XRFDC_CLK_NETWORK_CTRL0   0x8CU
 Clock network control and trim register. More...
 
#define XRFDC_CLK_NETWORK_CTRL1   0x90U
 Multi-tile sync and clock source control register. More...
 
#define XRFDC_HSCOM_NETWORK_CTRL1_MASK   0x02FU
 Clock Network Register Mask for IntraTile. More...
 
#define XRFDC_PLL_REFDIV_MASK   0x0E0U
 PLL Reference Divider Register Mask for IntraTile. More...
 
#define XRFDC_PLL_DIVIDER0_ALT_MASK   0xC00U
 PLL Output Divider Register Mask for IntraTile. More...
 
#define XRFDC_PLL_DIVIDER0_BYPPLL_MASK   0x800U
 PLL Output Divider Register Mask for IntraTile. More...
 
#define XRFDC_PLL_DIVIDER0_BYPDIV_MASK   0x400U
 PLL Output Divider Register Mask for IntraTile. More...
 
#define XRFDC_CAL_OCB1_OFFSET_COEFF0   0x200
 Foreground offset correction block. More...
 
#define XRFDC_CAL_OCB1_OFFSET_COEFF1   0x208
 Foreground offset correction block. More...
 
#define XRFDC_CAL_OCB1_OFFSET_COEFF2   0x210
 Foreground offset correction block. More...
 
#define XRFDC_CAL_OCB1_OFFSET_COEFF3   0x218
 Foreground offset correction block. More...
 
#define XRFDC_CAL_OCB2_OFFSET_COEFF0   0x204
 Background offset correction block. More...
 
#define XRFDC_CAL_OCB2_OFFSET_COEFF1   0x20C
 Background offset correction block. More...
 
#define XRFDC_CAL_OCB2_OFFSET_COEFF2   0x214
 Background offset correction block. More...
 
#define XRFDC_CAL_OCB2_OFFSET_COEFF3   0x21C
 Background offset correction block. More...
 
#define XRFDC_CAL_GCB_OFFSET_COEFF0   0x220
 Background gain correction block. More...
 
#define XRFDC_CAL_GCB_OFFSET_COEFF1   0x224
 Background gain correction block. More...
 
#define XRFDC_CAL_GCB_OFFSET_COEFF2   0x228
 Background gain correction block. More...
 
#define XRFDC_CAL_GCB_OFFSET_COEFF3   0x22C
 Background gain correction block. More...
 
#define XRFDC_CAL_GCB_OFFSET_COEFF0_ALT   0x220
 Background gain correction block (below Gen 3) More...
 
#define XRFDC_CAL_GCB_OFFSET_COEFF1_ALT   0x228
 Background gain correction block (below Gen 3) More...
 
#define XRFDC_CAL_GCB_OFFSET_COEFF2_ALT   0x230
 Background gain correction block (below Gen 3) More...
 
#define XRFDC_CAL_GCB_OFFSET_COEFF3_ALT   0x238
 Background gain correction block (below Gen 3) More...
 
#define XRFDC_CAL_TSCB_OFFSET_COEFF0   0x170
 Background time skew correction block. More...
 
#define XRFDC_CAL_TSCB_OFFSET_COEFF1   0x174
 Background time skew correction block. More...
 
#define XRFDC_CAL_TSCB_OFFSET_COEFF2   0x178
 Background time skew correction block. More...
 
#define XRFDC_CAL_TSCB_OFFSET_COEFF3   0x17C
 Background time skew correction block. More...
 
#define XRFDC_CAL_TSCB_OFFSET_COEFF4   0x180
 Background time skew correction block. More...
 
#define XRFDC_CAL_TSCB_OFFSET_COEFF5   0x184
 Background time skew correction block. More...
 
#define XRFDC_CAL_TSCB_OFFSET_COEFF6   0x188
 Background time skew correction block. More...
 
#define XRFDC_CAL_TSCB_OFFSET_COEFF7   0x18C
 Background time skew correction block. More...
 
#define XRFDC_CAL_TSCB_OFFSET_COEFF0_ALT   0x168
 Background time skew correction block (below Gen 3) More...
 
#define XRFDC_CAL_TSCB_OFFSET_COEFF1_ALT   0x16C
 Background time skew correction block (below Gen 3) More...
 
#define XRFDC_CAL_TSCB_OFFSET_COEFF2_ALT   0x170
 Background time skew correction block (below Gen 3) More...
 
#define XRFDC_CAL_TSCB_OFFSET_COEFF3_ALT   0x174
 Background time skew correction block (below Gen 3) More...
 
#define XRFDC_CAL_TSCB_OFFSET_COEFF4_ALT   0x178
 Background time skew correction block (below Gen 3) More...
 
#define XRFDC_CAL_TSCB_OFFSET_COEFF5_ALT   0x17C
 Background time skew correction block (below Gen 3) More...
 
#define XRFDC_CAL_TSCB_OFFSET_COEFF6_ALT   0x180
 Background time skew correction block (below Gen 3) More...
 
#define XRFDC_CAL_TSCB_OFFSET_COEFF7_ALT   0x184
 Background time skew correction block (below Gen 3) More...
 
#define XRFDC_HSCOM_FIFO_START_OFFSET   0x0C0U
 FIFO Start register tommon along tile. More...
 
#define XRFDC_HSCOM_FIFO_START_OBS_OFFSET   0x0BCU
 FIFO Obs Start register common along tile. More...
 
#define XRFDC_HSCOM_FIFO_START_TDD_OFFSET(X)
 FIFO Start (or OBS) register common along tile TDD Selected. More...
 

IP Register Map

Register offsets from the base address of the IP.

#define XRFDC_TILES_ENABLED_OFFSET   0x00A0U
 The tiles enabled in the design. More...
 
#define XRFDC_ADC_PATHS_ENABLED_OFFSET   0x00A4U
 The ADC analogue/digital paths enabled in the design. More...
 
#define XRFDC_DAC_PATHS_ENABLED_OFFSET   0x00A8U
 The DAC analogue/digital paths enabled in the design. More...
 
#define XRFDC_PATH_ENABLED_TILE_SHIFT   4U
 A shift to get to the correct tile for the path. More...
 

Tile State - Tile state register

This register contains bits for the current tile State.

#define XRFDC_CURRENT_STATE_MASK   0x0000000FU
 Current tile state mask. More...
 

Calibration Mode - Calibration mode registers

This register contains bits for calibration modes for ADC.

#define XRFDC_CAL_MODES_MASK   0x0003U
 Calibration modes for Gen 3 mask. More...
 

Calibration Coefficients - Calibration coefficients and disable registers

This register contains bits for calibration coefficients for ADC.

#define XRFDC_CAL_OCB_MASK   0xFFFFU
 offsets coeff mask More...
 
#define XRFDC_CAL_GCB_MASK   0x0FFFU
 gain coeff mask More...
 
#define XRFDC_CAL_GCB_FAB_MASK   0xFFF0U
 gain coeff mask for IP Gen 2 or below More...
 
#define XRFDC_CAL_TSCB_MASK   0x01FFU
 time skew coeff mask More...
 
#define XRFDC_CAL_GCB_FLSH_MASK   0x1000U
 GCB accumulator flush mask. More...
 
#define XRFDC_CAL_GCB_ACEN_MASK   0x0800U
 GCB accumulator enable mask. More...
 
#define XRFDC_CAL_GCB_ENFL_MASK   0x1800U
 GCB accumulator enable mask. More...
 
#define XRFDC_CAL_OCB_EN_MASK   0x0001U
 offsets coeff override enable mask More...
 
#define XRFDC_CAL_GCB_EN_MASK   0x2000U
 gain coeff override enable mask More...
 
#define XRFDC_CAL_TSCB_EN_MASK   0x8000U
 time skew coeff override enable mask More...
 
#define XRFDC_CAL_OCB_EN_SHIFT   0U
 offsets coeff shift More...
 
#define XRFDC_CAL_GCB_EN_SHIFT   13U
 gain coeff shift More...
 
#define XRFDC_CAL_TSCB_EN_SHIFT   15U
 time skew coeff shift More...
 
#define XRFDC_CAL_GCB_FLSH_SHIFT   12U
 GCB accumulator flush shift. More...
 
#define XRFDC_CAL_GCB_ACEN_SHIFT   11U
 GCB accumulator enable shift. More...
 
#define XRFDC_CAL_TSCB_TUNE_MASK   0x0FF0U
 time skew tuning mask More...
 
#define XRFDC_CAL_SLICE_SHIFT   16U
 Coefficient shift for HSADCs. More...
 
#define XRFDC_CAL_FREEZE_CAL_MASK   0x1U
 Calibration freeze enable mask. More...
 
#define XRFDC_CAL_FREEZE_STS_MASK   0x2U
 Calibration freeze status mask. More...
 
#define XRFDC_CAL_FREEZE_PIN_MASK   0x4U
 Calibration freeze pin disable mask. More...
 
#define XRFDC_CAL_FREEZE_CAL_SHIFT   0U
 Calibration freeze enable shift. More...
 
#define XRFDC_CAL_FREEZE_STS_SHIFT   1U
 Calibration freeze status shift. More...
 
#define XRFDC_CAL_FREEZE_PIN_SHIFT   2U
 Calibration freeze pin disable shift. More...
 

FIFO Enable - FIFO enable and disable register

This register contains bits for FIFO enable and disable for ADC and DAC.

#define XRFDC_FIFO_EN_MASK   0x00000001U
 FIFO enable/disable mask. More...
 
#define XRFDC_FIFO_EN_OBS_MASK   0x00000002U
 FIFO OBS enable/disable mask. More...
 
#define XRFDC_FIFO_EN_OBS_SHIFT   1U
 FIFO OBS enable/disable shift. More...
 
#define XRFDC_RESTART_MASK   0x00000001U
 Restart bit mask. More...
 

Clock Enable - FIFO Latency, fabric, DataPath,

full-rate, output register

This register contains bits for various clock enable options of the ADC. Read/Write apart from the reserved bits.

#define XRFDC_CLK_EN_CAL_MASK   0x00000001U
 Enable Output Register clock. More...
 
#define XRFDC_CLK_EN_DIG_MASK   0x00000002U
 Enable full-rate clock. More...
 
#define XRFDC_CLK_EN_DP_MASK   0x00000004U
 Enable Data Path clock. More...
 
#define XRFDC_CLK_EN_FAB_MASK   0x00000008U
 Enable fabric clock. More...
 
#define XRFDC_DAT_CLK_EN_MASK   0x0000000FU
 Data Path Clk enable. More...
 
#define XRFDC_CLK_EN_LM_MASK   0x00000010U
 Enable for FIFO Latency measurement clock. More...
 

Debug reset - FIFO Latency, fabric, DataPath,

full-rate, output register

This register contains bits for various Debug reset options of the ADC. Read/Write apart from the reserved bits.

#define XRFDC_DBG_RST_CAL_MASK   0x00000001U
 Reset clk_cal clock domain. More...
 
#define XRFDC_DBG_RST_DP_MASK   0x00000002U
 Reset data path clock domain. More...
 
#define XRFDC_DBG_RST_FAB_MASK   0x00000004U
 Reset clock fabric clock domain. More...
 
#define XRFDC_DBG_RST_DIG_MASK   0x00000008U
 Reset clk_dig clock domain. More...
 
#define XRFDC_DBG_RST_DRP_CAL_MASK   0x00000010U
 Reset subadc-drp register on clock cal. More...
 
#define XRFDC_DBG_RST_LM_MASK   0x00000020U
 Reset FIFO Latency measurement clock domain. More...
 

Fabric rate - Fabric data rate for read and write

This register contains bits for read and write fabric data rate for ADC.

Read/Write apart from the reserved bits.

#define XRFDC_ADC_FAB_RATE_WR_MASK   0x0000000FU
 ADC FIFO Write Number of Words per clock. More...
 
#define XRFDC_DAC_FAB_RATE_WR_MASK   0x0000001FU
 DAC FIFO Write Number of Words per clock. More...
 
#define XRFDC_ADC_FAB_RATE_RD_MASK   0x00000F00U
 ADC FIFO Read Number of Words per clock. More...
 
#define XRFDC_DAC_FAB_RATE_RD_MASK   0x00001F00U
 DAC FIFO Read Number of Words per clock. More...
 
#define XRFDC_FAB_RATE_RD_SHIFT   8U
 Fabric Read shift. More...
 

Fabric Offset - FIFO de-skew

This register contains bits of Fabric Offset.

Read/Write apart from the reserved bits.

#define XRFDC_FAB_RD_PTR_OFFST_MASK   0x0000003FU
 FIFO read pointer offset for interface de-skew. More...
 

Fabric ISR - Interrupt status register for FIFO interface

This register contains bits of margin-indicator and user-data overlap (overflow/underflow).

Read/Write apart from the reserved bits.

#define XRFDC_FAB_ISR_USRDAT_OVR_MASK   0x00000001U
 User-data overlap- data written faster than read (overflow) More...
 
#define XRFDC_FAB_ISR_USRDAT_UND_MASK   0x00000002U
 User-data overlap- data read faster than written (underflow) More...
 
#define XRFDC_FAB_ISR_USRDAT_MASK   0x00000003U
 User-data overlap Mask. More...
 
#define XRFDC_FAB_ISR_MARGIND_OVR_MASK   0x00000004U
 Marginal-indicator overlap (overflow) More...
 
#define XRFDC_FAB_ISR_MARGIND_UND_MASK   0x00000008U
 Marginal-indicator overlap (underflow) More...
 

Fabric IMR - Interrupt mask register for FIFO interface

This register contains bits of margin-indicator and user-data overlap (overflow/underflow).

Read/Write apart from the reserved bits.

#define XRFDC_FAB_IMR_USRDAT_OVR_MASK   0x00000001U
 User-data overlap- data written faster than read (overflow) More...
 
#define XRFDC_FAB_IMR_USRDAT_UND_MASK   0x00000002U
 User-data overlap- data read faster than written (underflow) More...
 
#define XRFDC_FAB_IMR_USRDAT_MASK   0x00000003U
 User-data overlap Mask. More...
 
#define XRFDC_FAB_IMR_MARGIND_OVR_MASK   0x00000004U
 Marginal-indicator overlap (overflow) More...
 
#define XRFDC_FAB_IMR_MARGIND_UND_MASK   0x00000008U
 Marginal-indicator overlap (underflow) More...
 

Update Dynamic - Trigger a dynamic update event

This register contains bits of update event for slice, nco, qmc and coarse delay.

Read/Write apart from the reserved bits.

#define XRFDC_UPDT_EVNT_MASK   0x0000000FU
 Update event mask. More...
 
#define XRFDC_UPDT_EVNT_SLICE_MASK   0x00000001U
 Trigger a slice update event apply to _DCONFIG reg. More...
 
#define XRFDC_UPDT_EVNT_NCO_MASK   0x00000002U
 Trigger a update event apply to NCO_DCONFIG reg. More...
 
#define XRFDC_UPDT_EVNT_QMC_MASK   0x00000004U
 Trigger a update event apply to QMC_DCONFIG reg. More...
 
#define XRFDC_ADC_UPDT_CRSE_DLY_MASK   0x00000008U
 ADC Trigger a update event apply to Coarse delay_DCONFIG reg. More...
 
#define XRFDC_DAC_UPDT_CRSE_DLY_MASK   0x00000020U
 DAC Trigger a update event apply to Coarse delay_DCONFIG reg. More...
 

FIFO Latency control - Config registers for FIFO Latency measurement

This register contains bits of FIFO Latency ctrl for disable, restart and set fifo latency measurement.

Read/Write apart from the reserved bits.

#define XRFDC_FIFO_LTNCY_PRD_MASK   0x00000007U
 Set FIFO Latency measurement period. More...
 
#define XRFDC_FIFO_LTNCY_RESTRT_MASK   0x00000008U
 Restart FIFO Latency measurement. More...
 
#define XRFDC_FIFO_LTNCY_DIS_MASK   0x000000010U
 Disable FIFO Latency measurement. More...
 

Decode ISR - ISR for Decoder Interface

This register contains bits of subadc 0,1,2 and 3 decoder overflow and underflow range.

Read/Write apart from the reserved bits.

#define XRFDC_DEC_ISR_SUBADC_MASK   0x000000FFU
 subadc decoder Mask More...
 
#define XRFDC_DEC_ISR_SUBADC0_UND_MASK   0x00000001U
 subadc0 decoder underflow range More...
 
#define XRFDC_DEC_ISR_SUBADC0_OVR_MASK   0x00000002U
 subadc0 decoder overflow range More...
 
#define XRFDC_DEC_ISR_SUBADC1_UND_MASK   0x00000004U
 subadc1 decoder underflow range More...
 
#define XRFDC_DEC_ISR_SUBADC1_OVR_MASK   0x00000008U
 subadc1 decoder overflow range More...
 
#define XRFDC_DEC_ISR_SUBADC2_UND_MASK   0x00000010U
 subadc2 decoder underflow range More...
 
#define XRFDC_DEC_ISR_SUBADC2_OVR_MASK   0x00000020U
 subadc2 decoder overflow range More...
 
#define XRFDC_DEC_ISR_SUBADC3_UND_MASK   0x00000040U
 subadc3 decoder underflow range More...
 
#define XRFDC_DEC_ISR_SUBADC3_OVR_MASK   0x00000080U
 subadc3 decoder overflow range More...
 

Decode IMR - IMR for Decoder Interface

This register contains bits of subadc 0,1,2 and 3 decoder overflow and underflow range.

Read/Write apart from the reserved bits.

#define XRFDC_DEC_IMR_SUBADC0_UND_MASK   0x00000001U
 subadc0 decoder underflow range More...
 
#define XRFDC_DEC_IMR_SUBADC0_OVR_MASK   0x00000002U
 subadc0 decoder overflow range More...
 
#define XRFDC_DEC_IMR_SUBADC1_UND_MASK   0x00000004U
 subadc1 decoder underflow range More...
 
#define XRFDC_DEC_IMR_SUBADC1_OVR_MASK   0x00000008U
 subadc1 decoder overflow range More...
 
#define XRFDC_DEC_IMR_SUBADC2_UND_MASK   0x00000010U
 subadc2 decoder underflow range More...
 
#define XRFDC_DEC_IMR_SUBADC2_OVR_MASK   0x00000020U
 subadc2 decoder overflow range More...
 
#define XRFDC_DEC_IMR_SUBADC3_UND_MASK   0x00000040U
 subadc3 decoder underflow range More...
 
#define XRFDC_DEC_IMR_SUBADC3_OVR_MASK   0x00000080U
 subadc3 decoder overflow range More...
 
#define XRFDC_DEC_IMR_MASK   0x000000FFU
 

DataPath (DAC)- FIFO Latency, Image Reject Filter, Mode,

This register contains bits for DataPath latency, Image Reject Filter and the Mode for the DAC.

Read/Write apart from the reserved bits.

#define XRFDC_DATAPATH_MODE_MASK   0x00000003U
 DataPath Mode. More...
 
#define XRFDC_DATAPATH_IMR_MASK   0x00000004U
 IMR Mode. More...
 
#define XRFDC_DATAPATH_LATENCY_MASK   0x00000008U
 DataPath Latency. More...
 
#define XRFDC_DATAPATH_IMR_SHIFT   2U
 IMR Mode shift. More...
 

DataPath ISR - ISR for Data Path interface

This register contains bits of QMC Gain/Phase overflow, offset overflow, Decimation I-Path and Interpolation Q-Path overflow for stages 0,1,2.

Read/Write apart from the reserved bits.

#define XRFDC_ADC_DAT_PATH_ISR_MASK   0x000000FFU
 ADC Data Path Overflow. More...
 
#define XRFDC_DAC_DAT_PATH_ISR_MASK   0x0000FFFFU
 DAC Data Path Overflow. More...
 
#define XRFDC_DAT_ISR_DECI_IPATH_MASK   0x00000007U
 Decimation I-Path overflow for stages 0,1,2. More...
 
#define XRFDC_DAT_ISR_INTR_QPATH_MASK   0x00000038U
 Interpolation Q-Path overflow for stages 0,1,2. More...
 
#define XRFDC_DAT_ISR_QMC_GAIN_MASK   0x00000040U
 QMC Gain/Phase overflow. More...
 
#define XRFDC_DAT_ISR_QMC_OFFST_MASK   0x00000080U
 QMC offset overflow. More...
 
#define XRFDC_DAC_DAT_ISR_INVSINC_MASK   0x00000100U
 Inverse-Sinc offset overflow. More...
 

DataPath IMR - IMR for Data Path interface

This register contains bits of QMC Gain/Phase overflow, offset overflow, Decimation I-Path and Interpolation Q-Path overflow for stages 0,1,2.

Inverse sinc overflow, Datapath Scaling, Interpolation I and Q, IMR, and Even Nyquist Zone overflow Mixer I and Q over/underflow. Read/Write apart from the reserved bits.

#define XRFDC_DAT_IMR_DECI_IPATH_MASK   0x00000007U
 Decimation I-Path overflow for stages 0,1,2. More...
 
#define XRFDC_DAT_IMR_INTR_QPATH_MASK   0x00000038U
 Interpolation Q-Path overflow for stages 0,1,2. More...
 
#define XRFDC_DAT_IMR_QMC_GAIN_MASK   0x00000040U
 QMC Gain/Phase overflow. More...
 
#define XRFDC_DAT_IMR_QMC_OFFST_MASK   0x00000080U
 QMC offset overflow. More...
 
#define XRFDC_DAC_DAT_IMR_INV_SINC_MASK   0x00000100U
 Inverse Sinc overflow. More...
 
#define XRFDC_DAC_DAT_IMR_MXR_HLF_I_MASK   0x00000200U
 Over or under flow mixer (Mixer half I) More...
 
#define XRFDC_DAC_DAT_IMR_MXR_HLF_Q_MASK   0x00000400U
 Over or under flow mixer (Mixer half Q) More...
 
#define XRFDC_DAC_DAT_IMR_DP_SCALE_MASK   0x00000800U
 DataPath Scaling overflow. More...
 
#define XRFDC_DAC_DAT_IMR_INTR_IPATH3_MASK   0x00001000U
 Interpolation I-Path overflow for stage 3. More...
 
#define XRFDC_DAC_DAT_IMR_INTR_QPATH3_MASK   0x00002000U
 Interpolation Q-Path overflow for stage 3. More...
 
#define XRFDC_DAC_DAT_IMR_IMR_OV_MASK   0x00004000U
 IMR overflow. More...
 
#define XRFDC_DAC_DAT_IMR_INV_SINC_EVEN_NYQ_MASK   0x00008000U
 2nd Nyquist Zone Inverse SINC overflow More...
 
#define XRFDC_ADC_DAT_IMR_MASK   0x000000FFU
 ADC DataPath mask. More...
 
#define XRFDC_DAC_DAT_IMR_MASK   0x0000FFFFU
 DAC DataPath mask. More...
 

FIFO IMR - FIFO for Data Path interface

This register contains bits of FIFO over/underflows Read/Write apart from the reserved bits.

#define XRFDC_FIFO_USRD_OF_MASK   0x00000001U
 User data overflow. More...
 
#define XRFDC_FIFO_USRD_UF_MASK   0x00000002U
 User data underflow. More...
 
#define XRFDC_FIFO_MRGN_OF_MASK   0x00000004U
 Marginal overflow. More...
 
#define XRFDC_FIFO_MRGN_UF_MASK   0x00000008U
 Marginal underflow. More...
 
#define XRFDC_FIFO_ACTL_OF_MASK   0x00000010U
 DAC Actual overflow. More...
 
#define XRFDC_FIFO_ACTL_UF_MASK   0x00000020U
 DAC Actual underflow. More...
 
#define XRFDC_DAC_FIFO_IMR_SUPP_MASK   0x00000030U
 DAC FIFO Mask. More...
 
#define XRFDC_DAC_FIFO_IMR_MASK   0x0000003FU
 DAC FIFO Mask. More...
 

Decimation Config - Decimation control

This register contains bits to configure the decimation in terms of the type of data.

Read/Write apart from the reserved bits.

#define XRFDC_DEC_CFG_MASK   0x00000003U
 ChannelA (2GSPS real data from Mixer I output) More...
 
#define XRFDC_DEC_CFG_CHA_MASK   0x00000000U
 ChannelA(I) More...
 
#define XRFDC_DEC_CFG_CHB_MASK   0x00000001U
 ChannelB (2GSPS real data from Mixer Q output) More...
 
#define XRFDC_DEC_CFG_IQ_MASK   0x00000002U
 IQ-2GSPS. More...
 
#define XRFDC_DEC_CFG_4GSPS_MASK   0x00000003U
 4GSPS may be I or Q or Real depending on high level block config More...
 

Decimation Mode - Decimation Rate

This register contains bits to configures the decimation rate.

Read/Write apart from the reserved bits.

#define XRFDC_DEC_MOD_MASK   0x00000007U
 Decimation mode Mask. More...
 
#define XRFDC_DEC_MOD_MASK_EXT   0x0000003FU
 Decimation mode Mask. More...
 

Mixer config0 - Configure I channel coarse mixer mode of operation

This register contains bits to set the output data sequence of I channel.

Read/Write apart from the reserved bits.

#define XRFDC_MIX_CFG0_MASK   0x00000FFFU
 Mixer Config0 Mask. More...
 
#define XRFDC_MIX_I_DAT_WRD0_MASK   0x00000007U
 Output data word[0] of I channel. More...
 
#define XRFDC_MIX_I_DAT_WRD1_MASK   0x00000038U
 Output data word[1] of I channel. More...
 
#define XRFDC_MIX_I_DAT_WRD2_MASK   0x000001C0U
 Output data word[2] of I channel. More...
 
#define XRFDC_MIX_I_DAT_WRD3_MASK   0x00000E00U
 Output data word[3] of I channel. More...
 

Mixer config1 - Configure Q channel coarse mixer mode of operation

This register contains bits to set the output data sequence of Q channel.

Read/Write apart from the reserved bits.

#define XRFDC_MIX_CFG1_MASK   0x00000FFFU
 Mixer Config0 Mask. More...
 
#define XRFDC_MIX_Q_DAT_WRD0_MASK   0x00000007U
 Output data word[0] of Q channel. More...
 
#define XRFDC_MIX_Q_DAT_WRD1_MASK   0x00000038U
 Output data word[1] of Q channel. More...
 
#define XRFDC_MIX_Q_DAT_WRD2_MASK   0x000001C0U
 Output data word[2] of Q channel. More...
 
#define XRFDC_MIX_Q_DAT_WRD3_MASK   0x00000E00U
 Output data word[3] of Q channel. More...
 

Mixer mode - Configure mixer mode of operation

This register contains bits to set NCO phases, NCO output scale and fine mixer multipliers.

Read/Write apart from the reserved bits.

#define XRFDC_EN_I_IQ_MASK   0x00000003U
 Enable fine mixer multipliers on IQ i/p for I output. More...
 
#define XRFDC_EN_Q_IQ_MASK   0x0000000CU
 Enable fine mixer multipliers on IQ i/p for Q output. More...
 
#define XRFDC_FINE_MIX_SCALE_MASK   0x00000010U
 NCO output scale. More...
 
#define XRFDC_SEL_I_IQ_MASK   0x00000F00U
 Select NCO phases for I output. More...
 
#define XRFDC_SEL_Q_IQ_MASK   0x0000F000U
 Select NCO phases for Q output. More...
 
#define XRFDC_I_IQ_COS_MINSIN   0x00000C00U
 Select NCO phases for I output. More...
 
#define XRFDC_Q_IQ_SIN_COS   0x00001000U
 Select NCO phases for Q output. More...
 
#define XRFDC_MIXER_MODE_C2C_MASK   0x0000000FU
 Mixer mode C2C Mask. More...
 
#define XRFDC_MIXER_MODE_R2C_MASK   0x00000005U
 Mixer mode R2C Mask. More...
 
#define XRFDC_MIXER_MODE_C2R_MASK   0x00000003U
 Mixer mode C2R Mask. More...
 
#define XRFDC_MIXER_MODE_OFF_MASK   0x00000000U
 Mixer mode OFF Mask. More...
 

NCO update - NCO update mode

This register contains bits to Select event source, delay and reset delay.

Read/Write apart from the reserved bits.

#define XRFDC_NCO_UPDT_MODE_MASK   0x00000007U
 NCO event source selection mask. More...
 
#define XRFDC_NCO_UPDT_MODE_GRP   0x00000000U
 NCO event source selection is Group. More...
 
#define XRFDC_NCO_UPDT_MODE_SLICE   0x00000001U
 NCO event source selection is slice. More...
 
#define XRFDC_NCO_UPDT_MODE_TILE   0x00000002U
 NCO event source selection is tile. More...
 
#define XRFDC_NCO_UPDT_MODE_SYSREF   0x00000003U
 NCO event source selection is Sysref. More...
 
#define XRFDC_NCO_UPDT_MODE_MARKER   0x00000004U
 NCO event source selection is Marker. More...
 
#define XRFDC_NCO_UPDT_MODE_FABRIC   0x00000005U
 NCO event source selection is fabric. More...
 
#define XRFDC_NCO_UPDT_DLY_MASK   0x00001FF8U
 delay in clk_dp cycles in application of event after arrival More...
 
#define XRFDC_NCO_UPDT_RST_DLY_MASK   0x0000D000U
 optional delay on the NCO phase reset delay More...
 

NCO Phase Reset - NCO Slice Phase Reset

This register contains bits to reset the nco phase of the current slice phase accumulator.

Read/Write apart from the reserved bits.

#define XRFDC_NCO_PHASE_RST_MASK   0x00000001U
 Reset NCO Phase of current slice. More...
 

DAC interpolation data

This register contains bits for DAC interpolation data type

#define XRFDC_DAC_INTERP_DATA_MASK   0x00000001U
 Data type mask. More...
 

NCO Freq Word[47:32] - NCO Phase increment(nco freq 48-bit)

This register contains bits for frequency control word of the NCO.

Read/Write apart from the reserved bits.

#define XRFDC_NCO_FQWD_UPP_MASK   0x0000FFFFU
 NCO Phase increment[47:32]. More...
 
#define XRFDC_NCO_FQWD_UPP_SHIFT   32U
 Freq Word upper shift. More...
 

NCO Freq Word[31:16] - NCO Phase increment(nco freq 48-bit)

This register contains bits for frequency control word of the NCO.

Read/Write apart from the reserved bits.

#define XRFDC_NCO_FQWD_MID_MASK   0x0000FFFFU
 NCO Phase increment[31:16]. More...
 
#define XRFDC_NCO_FQWD_MID_SHIFT   16U
 Freq Word Mid shift. More...
 

NCO Freq Word[15:0] - NCO Phase increment(nco freq 48-bit)

This register contains bits for frequency control word of the NCO.

Read/Write apart from the reserved bits.

#define XRFDC_NCO_FQWD_LOW_MASK   0x0000FFFFU
 NCO Phase increment[15:0]. More...
 
#define XRFDC_NCO_FQWD_MASK   0x0000FFFFFFFFFFFFU
 NCO Freq offset[48:0]. More...
 

NCO Phase Offset[17:16] - NCO Phase offset

This register contains bits to set NCO Phase offset(18-bit offset added to the phase accumulator).

Read/Write apart from the reserved bits.

#define XRFDC_NCO_PHASE_UPP_MASK   0x00000003U
 NCO Phase offset[17:16]. More...
 
#define XRFDC_NCO_PHASE_UPP_SHIFT   16U
 NCO phase upper shift. More...
 

NCO Phase Offset[15:0] - NCO Phase offset

This register contains bits to set NCO Phase offset(18-bit offset added to the phase accumulator).

Read/Write apart from the reserved bits.

#define XRFDC_NCO_PHASE_LOW_MASK   0x0000FFFFU
 NCO Phase offset[15:0]. More...
 
#define XRFDC_NCO_PHASE_MASK   0x0003FFFFU
 NCO Phase offset[17:0]. More...
 

NCO Phase mode - NCO Control setting mode

This register contains bits to set NCO mode of operation.

Read/Write apart from the reserved bits.

#define XRFDC_NCO_PHASE_MOD_MASK   0x00000003U
 NCO mode of operation mask. More...
 
#define XRFDC_NCO_PHASE_MOD_4PHASE   0x00000003U
 NCO output 4 successive phase. More...
 
#define XRFDC_NCO_PHASE_MOD_EVEN   0x00000001U
 NCO output even phase. More...
 
#define XRFDC_NCO_PHASE_MODE_ODD   0x00000002U
 NCO output odd phase. More...
 

QMC update - QMC update mode

This register contains bits to Select event source and delay.

Read/Write apart from the reserved bits.

#define XRFDC_QMC_UPDT_MODE_MASK   0x00000007U
 QMC event source selection mask. More...
 
#define XRFDC_QMC_UPDT_MODE_GRP   0x00000000U
 QMC event source selection is group. More...
 
#define XRFDC_QMC_UPDT_MODE_SLICE   0x00000001U
 QMC event source selection is slice. More...
 
#define XRFDC_QMC_UPDT_MODE_TILE   0x00000002U
 QMC event source selection is tile. More...
 
#define XRFDC_QMC_UPDT_MODE_SYSREF   0x00000003U
 QMC event source selection is Sysref. More...
 
#define XRFDC_QMC_UPDT_MODE_MARKER   0x00000004U
 QMC event source selection is Marker. More...
 
#define XRFDC_QMC_UPDT_MODE_FABRIC   0x00000005U
 QMC event source selection is fabric. More...
 
#define XRFDC_QMC_UPDT_DLY_MASK   0x00001FF8U
 delay in clk_dp cycles in application of event after arrival More...
 

QMC Config - QMC Config register

This register contains bits to enable QMC gain and QMC Phase correction.

Read/Write apart from the reserved bits.

#define XRFDC_QMC_CFG_EN_GAIN_MASK   0x00000001U
 enable QMC gain correction mask More...
 
#define XRFDC_QMC_CFG_EN_PHASE_MASK   0x00000002U
 enable QMC Phase correction mask More...
 
#define XRFDC_QMC_CFG_PHASE_SHIFT   1U
 QMC config phase shift. More...
 

QMC Offset - QMC offset correction

This register contains bits to set QMC offset correction factor.

Read/Write apart from the reserved bits.

#define XRFDC_QMC_OFFST_CRCTN_MASK   0x00000FFFU
 QMC offset correction factor. More...
 
#define XRFDC_QMC_OFFST_CRCTN_SIGN_MASK   0x00000800
 QMC offset correction factor sign bit. More...
 

QMC Gain - QMC Gain correction

This register contains bits to set QMC gain correction factor.

Read/Write apart from the reserved bits.

#define XRFDC_QMC_GAIN_CRCTN_MASK   0x00003FFFU
 QMC gain correction factor. More...
 

QMC Phase - QMC Phase correction

This register contains bits to set QMC phase correction factor.

Read/Write apart from the reserved bits.

#define XRFDC_QMC_PHASE_CRCTN_MASK   0x00000FFFU
 QMC phase correction factor. More...
 
#define XRFDC_QMC_PHASE_CRCTN_SIGN_MASK   0x00000800
 QMC phase correction factor sign bit. More...
 

Coarse Delay Update - Coarse delay update mode.

This register contains bits to Select event source and delay.

Read/Write apart from the reserved bits.

#define XRFDC_CRSEDLY_UPDT_MODE_MASK   0x00000007U
 Coarse delay event source selection mask. More...
 
#define XRFDC_CRSEDLY_UPDT_MODE_GRP   0x00000000U
 Coarse delay event source selection is group. More...
 
#define XRFDC_CRSEDLY_UPDT_MODE_SLICE   0x00000001U
 Coarse delay event source selection is slice. More...
 
#define XRFDC_CRSEDLY_UPDT_MODE_TILE   0x00000002U
 Coarse delay event source selection is tile. More...
 
#define XRFDC_CRSEDLY_UPDT_MODE_SYSREF   0x00000003U
 Coarse delay event source selection is sysref. More...
 
#define XRFDC_CRSEDLY_UPDT_MODE_MARKER   0x00000004U
 Coarse delay event source selection is Marker. More...
 
#define XRFDC_CRSEDLY_UPDT_MODE_FABRIC   0x00000005U
 Coarse delay event source selection is fabric. More...
 
#define XRFDC_CRSEDLY_UPDT_DLY_MASK   0x00001FF8U
 delay in clk_dp cycles in application of event after arrival More...
 

Coarse delay Config - Coarse delay select

This register contains bits to select coarse delay.

Read/Write apart from the reserved bits.

#define XRFDC_CRSE_DLY_CFG_MASK   0x00000007U
 Coarse delay select. More...
 
#define XRFDC_CRSE_DLY_CFG_MASK_EXT   0x0000003FU
 Extended coarse delay select. More...
 

Data Scaling Config - Data Scaling enable

This register contains bits to enable data scaling.

Read/Write apart from the reserved bits.

#define XRFDC_DAT_SCALE_CFG_MASK   0x00000001U
 Enable data scaling. More...
 
#define XRFDC_DAT_SCALE_CFG_MASK   0x00000001U
 Enable data scaling. More...
 

Switch Matrix Config

This register contains bits to control crossbar switch that select data to mixer block.

Read/Write apart from the reserved bits.

#define XRFDC_SWITCH_MTRX_MASK   0x0000003FU
 Switch matrix mask. More...
 
#define XRFDC_SEL_CB_TO_MIX1_MASK   0x00000003U
 Control crossbar switch that select the data to mixer block mux1. More...
 
#define XRFDC_SEL_CB_TO_MIX0_MASK   0x0000000CU
 Control crossbar switch that select the data to mixer block mux0. More...
 
#define XRFDC_SEL_CB_TO_QMC_MASK   0x00000010U
 Control crossbar switch that select the data to QMC. More...
 
#define XRFDC_SEL_CB_TO_DECI_MASK   0x00000020U
 Control crossbar switch that select the data to decimation filter. More...
 
#define XRFDC_SEL_CB_TO_MIX0_SHIFT   2U
 Crossbar Mixer0 shift. More...
 

Threshold0 Config

This register contains bits to select mode, clear mode and to clear sticky bit.

Read/Write apart from the reserved bits.

#define XRFDC_TRSHD0_EN_MOD_MASK   0x00000003U
 Enable Threshold0 block. More...
 
#define XRFDC_TRSHD0_CLR_MOD_MASK   0x00000004U
 Clear mode. More...
 
#define XRFDC_TRSHD0_STIKY_CLR_MASK   0x00000008U
 Clear sticky bit. More...
 

Threshold0 Average[31:16]

This register contains bits to select Threshold0 under averaging.

Read/Write apart from the reserved bits.

#define XRFDC_TRSHD0_AVG_UPP_MASK   0x0000FFFFU
 Threshold0 under Averaging[31:16]. More...
 
#define XRFDC_TRSHD0_AVG_UPP_SHIFT   16U
 Threshold0 Avg upper shift. More...
 

Threshold0 Average[15:0]

This register contains bits to select Threshold0 under averaging.

Read/Write apart from the reserved bits.

#define XRFDC_TRSHD0_AVG_LOW_MASK   0x0000FFFFU
 Threshold0 under Averaging[15:0]. More...
 

Threshold0 Under threshold

This register contains bits to select Threshold0 under threshold.

Read/Write apart from the reserved bits.

#define XRFDC_TRSHD0_UNDER_MASK   0x00003FFFU
 Threshold0 under Threshold[13:0]. More...
 

Threshold0 Over threshold

This register contains bits to select Threshold0 over threshold.

Read/Write apart from the reserved bits.

#define XRFDC_TRSHD0_OVER_MASK   0x00003FFFU
 Threshold0 under Threshold[13:0]. More...
 

Threshold1 Config

This register contains bits to select mode, clear mode and to clear sticky bit.

Read/Write apart from the reserved bits.

#define XRFDC_TRSHD1_EN_MOD_MASK   0x00000003U
 Enable Threshold1 block. More...
 
#define XRFDC_TRSHD1_CLR_MOD_MASK   0x00000004U
 Clear mode. More...
 
#define XRFDC_TRSHD1_STIKY_CLR_MASK   0x00000008U
 Clear sticky bit. More...
 

Threshold1 Average[31:16]

This register contains bits to select Threshold1 under averaging.

Read/Write apart from the reserved bits.

#define XRFDC_TRSHD1_AVG_UPP_MASK   0x0000FFFFU
 Threshold1 under Averaging[31:16]. More...
 
#define XRFDC_TRSHD1_AVG_UPP_SHIFT   16U
 Threshold1 Avg upper shift. More...
 

Threshold1 Average[15:0]

This register contains bits to select Threshold1 under averaging.

Read/Write apart from the reserved bits.

#define XRFDC_TRSHD1_AVG_LOW_MASK   0x0000FFFFU
 Threshold1 under Averaging[15:0]. More...
 

Threshold1 Under threshold

This register contains bits to select Threshold1 under threshold.

Read/Write apart from the reserved bits.

#define XRFDC_TRSHD1_UNDER_MASK   0x00003FFFU
 Threshold1 under Threshold[13:0]. More...
 

Threshold1 Over threshold

This register contains bits to select Threshold1 over threshold.

Read/Write apart from the reserved bits.

#define XRFDC_TRSHD1_OVER_MASK   0x00003FFFU
 Threshold1 under Threshold[13:0]. More...
 

TDD Control

This register contains bits to manage the TDD Control

#define XRFDC_TDD_CTRL_MASK   0x0000001FU
 All TDD control bits. More...
 
#define XRFDC_TDD_CTRL_MODE01_MASK   0x00000003U
 The TDD mode control bits. More...
 
#define XRFDC_TDD_CTRL_MODE0_MASK   0x00000001U
 The TDD control bit for Mode 0 config. More...
 
#define XRFDC_TDD_CTRL_MODE1_MASK   0x00000002U
 The TDD control bit for Mode 1 config (unused) More...
 
#define XRFDC_TDD_CTRL_OBS_EN_MASK   0x00000008U
 The observation port enable. More...
 
#define XRFDC_TDD_CTRL_RTP_MASK   0x00000004U
 The IP RTS disable bit. More...
 
#define XRFDC_TDD_CTRL_RTP_OBS_MASK   0x00000010U
 The IP RTS disable bit for the observation channel. More...
 
#define XRFDC_TDD_CTRL_MODE1_SHIFT   1U
 The TDD control bit for Mode 1 config (unused) More...
 
#define XRFDC_TDD_CTRL_OBS_EN_SHIFT   3U
 The observation port enable. More...
 
#define XRFDC_TDD_CTRL_RTP_SHIFT   2U
 The IP RTS disable bit. More...
 
#define XRFDC_TDD_CTRL_RTP_OBS_SHIFT   4U
 The IP RTS disable bit for the observation channel. More...
 

TDD Configuration

This register contains bits to manage the TDD Configuration

#define XRFDC_TDD_ADC_CFG_MASK   0x00007CFFU
 All ADC TDD config bits. More...
 
#define XRFDC_TDD_DAC_CFG_MASK   0x00003FFFU
 All DAC TDD config bits. More...
 
#define XRFDC_TDD_CFG_MASK(X)   ((X == 0) ? XRFDC_TDD_ADC_CFG_MASK : XRFDC_TDD_DAC_CFG_MASK)
 All TDD config bits. More...
 

FrontEnd Data Control

This register contains bits to select raw data and cal coefficient to be streamed to memory.

Read/Write apart from the reserved bits.

#define XRFDC_FEND_DAT_CTRL_MASK   0x000000FFU
 raw data and cal coefficient to be streamed to memory More...
 

TI Digital Correction Block control0

This register contains bits for Time Interleaved digital correction block gain and offset correction.

Read/Write apart from the reserved bits.

#define XRFDC_TI_DCB_CTRL0_MASK   0x0000FFFFU
 TI DCB gain and offset correction. More...
 
#define XRFDC_TI_DCB_MODE_MASK   0x00007800U
 TI DCB Mode mask. More...
 

TI Digital Correction Block control1

This register contains bits for Time Interleaved digital correction block gain and offset correction.

Read/Write apart from the reserved bits.

#define XRFDC_TI_DCB_CTRL1_MASK   0x00001FFFU
 TI DCB gain and offset correction. More...
 

TI Digital Correction Block control2

This register contains bits for Time Interleaved digital correction block gain and offset correction.

Read/Write apart from the reserved bits.

#define XRFDC_TI_DCB_CTRL2_MASK   0x00001FFFU
 TI DCB gain and offset correction. More...
 

TI Time Skew control0

This register contains bits for Time skew correction control bits0(enables, mode, multiplier factors, debug).

Read/Write apart from the reserved bits.

#define XRFDC_TI_TISK_EN_MASK   0x00000001U
 Block Enable. More...
 
#define XRFDC_TI_TISK_MODE_MASK   0x00000002U
 Mode (2G/4G) More...
 
#define XRFDC_TI_TISK_ZONE_MASK   0x00000004U
 Specifies Nyquist zone. More...
 
#define XRFDC_TI_TISK_CHOP_EN_MASK   0x00000008U
 enable chopping mode More...
 
#define XRFDC_TI_TISK_MU_CM_MASK   0x000000F0U
 Constant mu_cm multiplying common mode path. More...
 
#define XRFDC_TI_TISK_MU_DF_MASK   0x00000F00U
 Constant mu_df multiplying differential path. More...
 
#define XRFDC_TI_TISK_DBG_CTRL_MASK   0x0000F000U
 Debug control. More...
 
#define XRFDC_TI_TISK_DBG_UPDT_RT_MASK   0x00001000U
 Debug update rate. More...
 
#define XRFDC_TI_TISK_DITH_DLY_MASK   0x0000E000U
 Programmable delay on dither path to match data path. More...
 
#define XRFDC_TISK_ZONE_SHIFT   2U
 Nyquist zone shift. More...
 
#define XRFDC_TISK_EN_MASK   0x00000001U
 Block Enable. More...
 
#define XRFDC_TISK_MODE_MASK   0x00000002U
 Mode (2G/4G) More...
 
#define XRFDC_TISK_ZONE_MASK   0x00000004U
 Specifies Nyquist zone. More...
 
#define XRFDC_TISK_CHOP_EN_MASK   0x00000008U
 enable chopping mode More...
 
#define XRFDC_TISK_MU_CM_MASK   0x000000F0U
 Constant mu_cm multiplying common mode path. More...
 
#define XRFDC_TISK_MU_DF_MASK   0x00000F00U
 Constant mu_df multiplying differential path. More...
 
#define XRFDC_TISK_DBG_CTRL_MASK   0x0000F000U
 Debug control. More...
 
#define XRFDC_TISK_DBG_UPDT_RT_MASK   0x00001000U
 Debug update rate. More...
 
#define XRFDC_TISK_DITH_DLY_MASK   0x0000E000U
 Programmable delay on dither path to match data path. More...
 

DAC MC Config0

This register contains bits for enable/disable shadow logic , Nyquist zone selection, enable full speed clock, Programmable delay.

#define XRFDC_MC_CFG0_MIX_MODE_MASK   0x00000002U
 Enable Mixing mode. More...
 
#define XRFDC_MC_CFG0_MIX_MODE_SHIFT   1U
 Mix mode shift. More...
 

TI Time Skew control1

This register contains bits for Time skew correction control bits1 (Deadzone Parameters).

Read/Write apart from the reserved bits.

#define XRFDC_TISK_DZ_MIN_VAL_MASK   0x000000FFU
 Deadzone min. More...
 
#define XRFDC_TISK_DZ_MAX_VAL_MASK   0x0000FF00U
 Deadzone max. More...
 

TI Time Skew control2

This register contains bits for Time skew correction control bits2 (Filter parameters).

Read/Write apart from the reserved bits.

#define XRFDC_TISK_MU0_MASK   0x0000000FU
 Filter0 multiplying factor. More...
 
#define XRFDC_TISK_BYPASS0_MASK   0x00000080U
 ByPass filter0. More...
 
#define XRFDC_TISK_MU1_MASK   0x00000F00U
 Filter1 multiplying factor. More...
 
#define XRFDC_TISK_BYPASS1_MASK   0x00008000U
 Filter1 multiplying factor. More...
 

TI Time Skew control3

This register contains bits for Time skew control settling time following code update.

Read/Write apart from the reserved bits.

#define XRFDC_TISK_SETTLE_MASK   0x000000FFU
 Settling time following code update. More...
 

TI Time Skew control4

This register contains bits for Time skew control setting time following code update.

Read/Write apart from the reserved bits.

#define XRFDC_TISK_CAL_PRI_MASK   0x00000001U
 
#define XRFDC_TISK_DITH_INV_MASK   0x00000FF0U
 

TI Time Skew DAC0

This register contains bits for Time skew DAC cal code of subadc ch0.

Read/Write apart from the reserved bits.

#define XRFDC_TISK_DAC0_CODE_MASK   0x000000FFU
 Code to correction DAC of subadc ch0 front end switch0. More...
 
#define XRFDC_TISK_DAC0_OVRID_EN_MASK   0x00008000U
 override enable More...
 

TI Time Skew DAC1

This register contains bits for Time skew DAC cal code of subadc ch1.

Read/Write apart from the reserved bits.

#define XRFDC_TISK_DAC1_CODE_MASK   0x000000FFU
 Code to correction DAC of subadc ch1 front end switch0. More...
 
#define XRFDC_TISK_DAC1_OVRID_EN_MASK   0x00008000U
 override enable More...
 

TI Time Skew DAC2

This register contains bits for Time skew DAC cal code of subadc ch2.

Read/Write apart from the reserved bits.

#define XRFDC_TISK_DAC2_CODE_MASK   0x000000FFU
 Code to correction DAC of subadc ch2 front end switch0. More...
 
#define XRFDC_TISK_DAC2_OVRID_EN_MASK   0x00008000U
 override enable More...
 

TI Time Skew DAC3

This register contains bits for Time skew DAC cal code of subadc ch3.

Read/Write apart from the reserved bits.

#define XRFDC_TISK_DAC3_CODE_MASK   0x000000FFU
 Code to correction DAC of subadc ch3 front end switch0. More...
 
#define XRFDC_TISK_DAC3_OVRID_EN_MASK   0x00008000U
 override enable More...
 

TI Time Skew DACP0

This register contains bits for Time skew DAC cal code of subadc ch0.

Read/Write apart from the reserved bits.

#define XRFDC_TISK_DACP0_CODE_MASK   0x000000FFU
 Code to correction DAC of subadc ch0 front end switch1. More...
 
#define XRFDC_TISK_DACP0_OVRID_EN_MASK   0x00008000U
 override enable More...
 

TI Time Skew DACP1

This register contains bits for Time skew DAC cal code of subadc ch1.

Read/Write apart from the reserved bits.

#define XRFDC_TISK_DACP1_CODE_MASK   0x000000FFU
 Code to correction DAC of subadc ch1 front end switch1. More...
 
#define XRFDC_TISK_DACP1_OVRID_EN_MASK   0x00008000U
 override enable More...
 

TI Time Skew DACP2

This register contains bits for Time skew DAC cal code of subadc ch2.

Read/Write apart from the reserved bits.

#define XRFDC_TISK_DACP2_CODE_MASK   0x000000FFU
 Code to correction DAC of subadc ch2 front end switch1. More...
 
#define XRFDC_TISK_DACP2_OVRID_EN_MASK   0x00008000U
 override enable More...
 

TI Time Skew DACP3

This register contains bits for Time skew DAC cal code of subadc ch3.

Read/Write apart from the reserved bits.

#define XRFDC_TISK_DACP3_CODE_MASK   0x000000FFU
 Code to correction DAC of subadc ch3 front end switch1. More...
 
#define XRFDC_TISK_DACP3_OVRID_EN_MASK   0x00008000U
 override enable More...
 

SubDRP ADC0 address

This register contains the sub-drp address of the target register.

Read/Write apart from the reserved bits.

#define XRFDC_SUBDRP_ADC0_ADDR_MASK   0x000000FFU
 sub-drp0 address More...
 

SubDRP ADC0 Data

This register contains the sub-drp data of the target register.

Read/Write apart from the reserved bits.

#define XRFDC_SUBDRP_ADC0_DAT_MASK   0x0000FFFFU
 sub-drp0 data for read or write transaction More...
 

SubDRP ADC1 address

This register contains the sub-drp address of the target register.

Read/Write apart from the reserved bits.

#define XRFDC_SUBDRP_ADC1_ADDR_MASK   0x000000FFU
 sub-drp1 address More...
 

SubDRP ADC1 Data

This register contains the sub-drp data of the target register.

Read/Write apart from the reserved bits.

#define XRFDC_SUBDRP_ADC1_DAT_MASK   0x0000FFFFU
 sub-drp1 data for read or write transaction More...
 

SubDRP ADC2 address

This register contains the sub-drp address of the target register.

Read/Write apart from the reserved bits.

#define XRFDC_SUBDRP_ADC2_ADDR_MASK   0x000000FFU
 sub-drp2 address More...
 

SubDRP ADC2 Data

This register contains the sub-drp data of the target register.

Read/Write apart from the reserved bits.

#define XRFDC_SUBDRP_ADC2_DAT_MASK   0x0000FFFFU
 sub-drp2 data for read or write transaction More...
 

SubDRP ADC3 address

This register contains the sub-drp address of the target register.

Read/Write apart from the reserved bits.

#define XRFDC_SUBDRP_ADC3_ADDR_MASK   0x000000FFU
 sub-drp3 address More...
 

SubDRP ADC3 Data

This register contains the sub-drp data of the target register.

Read/Write apart from the reserved bits.

#define XRFDC_SUBDRP_ADC3_DAT_MASK   0x0000FFFFU
 sub-drp3 data for read or write transaction More...
 

RX MC PWRDWN

This register contains the static configuration bits of ADC(RX) analog.

Read/Write apart from the reserved bits.

#define XRFDC_RX_MC_PWRDWN_MASK   0x0000FFFFU
 RX MC power down. More...
 

RX MC Config0

This register contains the static configuration bits of ADC(RX) analog.

Read/Write apart from the reserved bits.

#define XRFDC_RX_MC_CFG0_MASK   0x0000FFFFU
 RX MC config0. More...
 
#define XRFDC_RX_MC_CFG0_CM_MASK   0x00000040U
 Coupling mode mask. More...
 
#define XRFDC_RX_MC_CFG0_IM3_DITH_MASK   0x00000020U
 IM3 Dither Enable mode mask. More...
 
#define XRFDC_RX_MC_CFG0_IM3_DITH_SHIFT   5U
 IM3 Dither Enable mode shift. More...
 

RX MC Config1

This register contains the static configuration bits of ADC(RX) analog.

Read/Write apart from the reserved bits.

#define XRFDC_RX_MC_CFG1_MASK   0x0000FFFFU
 RX MC Config1. More...
 

RX MC Config2

This register contains the static configuration bits of ADC(RX) analog.

Read/Write apart from the reserved bits.

#define XRFDC_RX_MC_CFG2_MASK   0x0000FFFFU
 RX MC Config2. More...
 

RX Pair MC Config0

This register contains the RX Pair (RX0 and RX1 or RX2 and RX3)static configuration bits of ADC(RX) analog.

Read/Write apart from the reserved bits.

#define XRFDC_RX_PR_MC_CFG0_MASK   0x0000FFFFU
 RX Pair MC Config0. More...
 
#define XRFDC_RX_PR_MC_CFG0_PSNK_MASK   0x00002000U
 RX Pair MC Config0. More...
 
#define XRFDC_RX_PR_MC_CFG0_IDIV_MASK   0x00000010U
 RX Pair MC Config0. More...
 

RX Pair MC Config1

This register contains the RX Pair (RX0 and RX1 or RX2 and RX3)static configuration bits of ADC(RX) analog.

Read/Write apart from the reserved bits.

#define XRFDC_RX_PR_MC_CFG1_MASK   0x0000FFFFU
 RX Pair MC Config1. More...
 

TI DCB Status0 BG

This register contains the subadc ch0 ocb1 BG offset correction factor value.

Read/Write apart from the reserved bits.

#define XRFDC_TI_DCB_STS0_BG_MASK   0x0000FFFFU
 DCB Status0 BG. More...
 

TI DCB Status0 FG

This register contains the subadc ch0 ocb2 FG offset correction factor value(read and write).

Read/Write apart from the reserved bits.

#define XRFDC_TI_DCB_STS0_FG_MASK   0x0000FFFFU
 DCB Status0 FG. More...
 

TI DCB Status1 BG

This register contains the subadc ch1 ocb1 BG offset correction factor value.

Read/Write apart from the reserved bits.

#define XRFDC_TI_DCB_STS1_BG_MASK   0x0000FFFFU
 DCB Status1 BG. More...
 

TI DCB Status1 FG

This register contains the subadc ch1 ocb2 FG offset correction factor value(read and write).

Read/Write apart from the reserved bits.

#define XRFDC_TI_DCB_STS1_FG_MASK   0x0000FFFFU
 DCB Status1 FG. More...
 

TI DCB Status2 BG

This register contains the subadc ch2 ocb1 BG offset correction factor value.

Read/Write apart from the reserved bits.

#define XRFDC_TI_DCB_STS2_BG_MASK   0x0000FFFFU
 DCB Status2 BG. More...
 

TI DCB Status2 FG

This register contains the subadc ch2 ocb2 FG offset correction factor value(read and write).

Read/Write apart from the reserved bits.

#define XRFDC_TI_DCB_STS2_FG_MASK   0x0000FFFFU
 DCB Status2 FG. More...
 

TI DCB Status3 BG

This register contains the subadc ch3 ocb1 BG offset correction factor value.

Read/Write apart from the reserved bits.

#define XRFDC_TI_DCB_STS3_BG_MASK   0x0000FFFFU
 DCB Status3 BG. More...
 

TI DCB Status3 FG

This register contains the subadc ch3 ocb2 FG offset correction factor value(read and write).

Read/Write apart from the reserved bits.

#define XRFDC_TI_DCB_STS3_FG_MASK   0x0000FFFFU
 DCB Status3 FG. More...
 

TI DCB Status4 MSB

This register contains the DCB status.

Read/Write apart from the reserved bits.

#define XRFDC_TI_DCB_STS4_MSB_MASK   0x0000FFFFU
 read the status of gcb acc0 msb bits(subadc chan0) More...
 

TI DCB Status4 LSB

This register contains the DCB Status.

Read/Write apart from the reserved bits.

#define XRFDC_TI_DCB_STS4_LSB_MASK   0x0000FFFFU
 read the status of gcb acc0 lsb bits(subadc chan0) More...
 

TI DCB Status5 MSB

This register contains the DCB status.

Read/Write apart from the reserved bits.

#define XRFDC_TI_DCB_STS5_MSB_MASK   0x0000FFFFU
 read the status of gcb acc1 msb bits(subadc chan1) More...
 

TI DCB Status5 LSB

This register contains the DCB Status.

Read/Write apart from the reserved bits.

#define XRFDC_TI_DCB_STS5_LSB_MASK   0x0000FFFFU
 read the status of gcb acc1 lsb bits(subadc chan1) More...
 

TI DCB Status6 MSB

This register contains the DCB status.

Read/Write apart from the reserved bits.

#define XRFDC_TI_DCB_STS6_MSB_MASK   0x0000FFFFU
 read the status of gcb acc2 msb bits(subadc chan2) More...
 

TI DCB Status6 LSB

This register contains the DCB Status.

Read/Write apart from the reserved bits.

#define XRFDC_TI_DCB_STS6_LSB_MASK   0x0000FFFFU
 read the status of gcb acc2 lsb bits(subadc chan2) More...
 

TI DCB Status7 MSB

This register contains the DCB status.

Read/Write apart from the reserved bits.

#define XRFDC_TI_DCB_STS7_MSB_MASK   0x0000FFFFU
 read the status of gcb acc3 msb bits(subadc chan3) More...
 

TI DCB Status7 LSB

This register contains the DCB Status.

Read/Write apart from the reserved bits.

#define XRFDC_TI_DCB_STS7_LSB_MASK   0x0000FFFFU
 read the status of gcb acc3 lsb bits(subadc chan3) More...
 

PLL_REFDIV

This register contains the bits for Reference Clock Divider

#define XRFDC_REFCLK_DIV_MASK   0x1FU
 
#define XRFDC_REFCLK_DIV_1_MASK   0x10U
 Mask for Div1. More...
 
#define XRFDC_REFCLK_DIV_2_MASK   0x0U
 Mask for Div2. More...
 
#define XRFDC_REFCLK_DIV_3_MASK   0x1U
 Mask for Div3. More...
 
#define XRFDC_REFCLK_DIV_4_MASK   0x2U
 Mask for Div4. More...
 

FIFO Latency

This register contains bits for result, key and done flag.

Read/Write apart from the reserved bits.

#define XRFDC_FIFO_LTNCY_RES_MASK   0x00000FFFU
 Latency measurement result. More...
 
#define XRFDC_FIFO_LTNCY_KEY_MASK   0x00004000U
 Latency measurement result identification key. More...
 
#define XRFDC_FIFO_LTNCY_DONE_MASK   0x00008000U
 Latency measurement done flag. More...
 

Decoder Control

This register contains Unary Decoder/Randomizer settings to use.

#define XRFDC_DEC_CTRL_MODE_MASK   0x00000007U
 Decoder mode. More...
 

HSCOM Power state mask

This register contains HSCOM_PWR to check powerup_state.

#define XRFDC_HSCOM_PWR_STATE_MASK   0x0000FFFFU
 powerup state mask More...
 

Interpolation Control

This register contains Interpolation filter modes.

#define XRFDC_INTERP_MODE_MASK   0x00000077U
 Interp filter mask. More...
 
#define XRFDC_INTERP_MODE_I_MASK   0x00000007U
 Interp filter I. More...
 
#define XRFDC_INTERP_MODE_Q_SHIFT   4U
 Interp mode Q shift. More...
 
#define XRFDC_INTERP_MODE_MASK_EXT   0x00003F3FU
 Interp filter mask. More...
 
#define XRFDC_INTERP_MODE_I_MASK_EXT   0x0000003FU
 Interp filter I. More...
 
#define XRFDC_INTERP_MODE_Q_SHIFT_EXT   8U
 Interp mode Q shift. More...
 

Tile enables register

This register contains the bits that indicate whether or not a tile is enabled (Read Only).

#define XRFDC_DAC_TILES_ENABLED_SHIFT   4U
 Shift to the DAC tile bits. More...
 

Path enables register

This register contains the bits that indicate whether or not an analogue/digital is enabled (Read Only).

#define XRFDC_DIGITAL_PATH_ENABLED_SHIFT   16U
 Shift to the digital path bits. More...
 

Tile Reset

This register contains Tile reset bit.

#define XRFDC_TILE_RESET_MASK   0x00000001U
 Tile reset mask. More...
 

Status register

This register contains common status bits.

#define XRFDC_PWR_UP_STAT_MASK   0x00000004U
 Power Up state mask. More...
 
#define XRFDC_PWR_UP_STAT_SHIFT   2U
 PowerUp status shift. More...
 
#define XRFDC_PLL_LOCKED_MASK   0x00000008U
 PLL Locked mask. More...
 
#define XRFDC_PLL_LOCKED_SHIFT   3U
 PLL locked shift. More...
 

Restart State register

This register contains Start and End state bits.

#define XRFDC_PWR_STATE_MASK   0x0000FFFFU
 State mask. More...
 
#define XRFDC_RSR_START_SHIFT   8U
 Start state shift. More...
 

Clock Detect register

This register contains Start and End state bits.

#define XRFDC_CLOCK_DETECT_MASK   0x0000FFFFU
 Clock detect mask. More...
 
#define XRFDC_CLOCK_DETECT_SRC_MASK   0x00005555U
 Clock detect mask. More...
 

Common interrupt enable register

This register contains bits to enable interrupt for ADC and DAC tiles.

#define XRFDC_EN_INTR_DAC_TILE0_MASK   0x00000001U
 DAC Tile0 interrupt enable mask. More...
 
#define XRFDC_EN_INTR_DAC_TILE1_MASK   0x00000002U
 DAC Tile1 interrupt enable mask. More...
 
#define XRFDC_EN_INTR_DAC_TILE2_MASK   0x00000004U
 DAC Tile2 interrupt enable mask. More...
 
#define XRFDC_EN_INTR_DAC_TILE3_MASK   0x00000008U
 DAC Tile3 interrupt enable mask. More...
 
#define XRFDC_EN_INTR_ADC_TILE0_MASK   0x00000010U
 ADC Tile0 interrupt enable mask. More...
 
#define XRFDC_EN_INTR_ADC_TILE1_MASK   0x00000020U
 ADC Tile1 interrupt enable mask. More...
 
#define XRFDC_EN_INTR_ADC_TILE2_MASK   0x00000040U
 ADC Tile2 interrupt enable mask. More...
 
#define XRFDC_EN_INTR_ADC_TILE3_MASK   0x00000080U
 ADC Tile3 interrupt enable mask. More...
 

interrupt enable register

This register contains bits to enable interrupt for blocks.

#define XRFDC_EN_INTR_SLICE_MASK   0x0000000FU
 Slice intr mask. More...
 
#define XRFDC_EN_INTR_SLICE0_MASK   0x00000001U
 slice0 interrupt enable mask More...
 
#define XRFDC_EN_INTR_SLICE1_MASK   0x00000002U
 slice1 interrupt enable mask More...
 
#define XRFDC_EN_INTR_SLICE2_MASK   0x00000004U
 slice2 interrupt enable mask More...
 
#define XRFDC_EN_INTR_SLICE3_MASK   0x00000008U
 slice3 interrupt enable mask More...
 
#define XRFDC_INTR_COMMON_MASK   0x00000010U
 Common interrupt enable mask. More...
 

Converter(X) interrupt register

This register contains bits to enable different interrupts for block X.

#define XRFDC_INTR_OVR_RANGE_MASK   0x00000008U
 Over Range interrupt mask. More...
 
#define XRFDC_INTR_OVR_VOLTAGE_MASK   0x00000004U
 Over Voltage interrupt mask. More...
 
#define XRFDC_INTR_FIFO_OVR_MASK   0x00008000U
 FIFO OF mask. More...
 
#define XRFDC_INTR_DAT_OVR_MASK   0x00004000U
 Data OF mask. More...
 
#define XRFDC_INTR_CMODE_OVR_MASK   0x00040000U
 Common mode OV mask. More...
 
#define XRFDC_INTR_CMODE_UNDR_MASK   0x00080000U
 Common mode UV mask. More...
 

Multiband config register

This register contains bits to configure multiband.

#define XRFDC_EN_MB_MASK   0x00000008U
 multi-band adder mask More...
 
#define XRFDC_EN_MB_SHIFT   3U /** <Enable Multiband shift */
 
#define XRFDC_DAC_MB_SEL_MASK   0x0003U /** <Local and remote select mask */
 
#define XRFDC_ALT_BOND_MASK   0x0200U /** <Alt bondout mask */
 
#define XRFDC_ALT_BOND_SHIFT   9U /** <Alt bondout shift */
 
#define XRFDC_ALT_BOND_CLKDP_MASK   0x4U /** <Alt bondout shift */
 
#define XRFDC_ALT_BOND_CLKDP_SHIFT   2U /** <Alt bondout shift */
 
#define XRFDC_MB_CONFIG_MASK   0x00000007U /** <Multiband Config mask */
 

Invsinc control register

This register contains bits to configure Invsinc.

#define XRFDC_EN_INVSINC_MASK   0x00000001U
 invsinc enable mask More...
 
#define XRFDC_MODE_INVSINC_MASK   0x00000003U
 invsinc mode mask More...
 

OBS FIFO start register

This register contains bits to configure Invsinc.

#define XRFDC_HSCOM_FIFO_START_OBS_EN_MASK   0x00000200U
 invsinc enable mask More...
 
#define XRFDC_HSCOM_FIFO_START_OBS_EN_SHIFT   9U
 invsinc mode mask More...
 

Signal Detector control register

This register contains bits to configure Signal Detector.

#define XRFDC_ADC_SIG_DETECT_MASK   0xFF
 signal detector mask More...
 
#define XRFDC_ADC_SIG_DETECT_THRESH_MASK   0xFFFF
 signal detector thresholds mask More...
 
#define XRFDC_ADC_SIG_DETECT_THRESH_CNT_MASK   0xFFFF
 signal detector thresholds counter mask More...
 
#define XRFDC_ADC_SIG_DETECT_INTG_MASK   0x01
 leaky integrator enable mask More...
 
#define XRFDC_ADC_SIG_DETECT_FLUSH_MASK   0x02
 leaky integrator flush mask More...
 
#define XRFDC_ADC_SIG_DETECT_TCONST_MASK   0x1C
 time constant mask More...
 
#define XRFDC_ADC_SIG_DETECT_MODE_MASK   0x60
 mode mask More...
 
#define XRFDC_ADC_SIG_DETECT_HYST_MASK   0x80
 hysteresis enable mask More...
 
#define XRFDC_ADC_SIG_DETECT_INTG_SHIFT   0
 leaky integrator enable shift More...
 
#define XRFDC_ADC_SIG_DETECT_FLUSH_SHIFT   1
 leaky integrator flush shift More...
 
#define XRFDC_ADC_SIG_DETECT_TCONST_SHIFT   2
 time constant shift More...
 
#define XRFDC_ADC_SIG_DETECT_MODE_WRITE_SHIFT   5
 mode shift fror writing More...
 
#define XRFDC_ADC_SIG_DETECT_MODE_READ_SHIFT   6
 mode shift fror reading More...
 
#define XRFDC_ADC_SIG_DETECT_HYST_SHIFT   7
 hysteresis enable shift More...
 

CLK_DIV register

This register contains the bits to control the clock divider providing the clock fabric out.

#define XRFDC_FAB_CLK_DIV_MASK   0x0000000FU
 clk div mask More...
 
#define XRFDC_FAB_CLK_DIV_CAL_MASK   0x000000F0U
 clk div cal mask More...
 

Multiband Config

This register contains bits to configure multiband for DAC.

#define XRFDC_MB_CFG_MASK   0x000001FFU
 MB config mask. More...
 
#define XRFDC_MB_EN_4X_MASK   0x00000100U
 Enable 4X MB mask. More...
 

Multi Tile Sync

Multi-Tile Sync bit masks.

#define XRFDC_MTS_SRCAP_PLL_M   0x0100U
 
#define XRFDC_MTS_SRCAP_DIG_M   0x0100U
 
#define XRFDC_MTS_SRCAP_EN_TRX_M   0x0400U
 
#define XRFDC_MTS_SRCAP_INIT_M   0x8200U
 
#define XRFDC_MTS_SRCLR_T1_M   0x2000U
 
#define XRFDC_MTS_SRCLR_PLL_M   0x0200U
 
#define XRFDC_MTS_PLLEN_M   0x0001U
 
#define XRFDC_MTS_SRCOUNT_M   0x00FFU
 
#define XRFDC_MTS_DELAY_VAL_M   0x041FU
 
#define XRFDC_MTS_AMARK_CNT_M   0x00FFU
 
#define XRFDC_MTS_AMARK_LOC_M   0x0F0000U
 
#define XRFDC_MTS_AMARK_DONE_M   0x100000U
 

Output divider LSB register

This register contains bits to configure output divisor

#define XRFDC_PLL_DIVIDER0_MASK   0x0CFFU
 
#define XRFDC_PLL_DIVIDER0_MODE_MASK   0x00C0U
 
#define XRFDC_PLL_DIVIDER0_BYP_OPDIV_MASK   0x0400U
 
#define XRFDC_PLL_DIVIDER0_BYP_PLL_MASK   0x0800U
 
#define XRFDC_PLL_DIVIDER0_VALUE_MASK   0x003FU
 
#define XRFDC_PLL_DIVIDER0_SHIFT   6U
 

Multi-tile sync and clock source control register

This register contains bits to Multi-tile sync and clock source control

#define XRFDC_CLK_NETWORK_CTRL1_USE_PLL_MASK   0x1U
 PLL clock mask. More...
 
#define XRFDC_CLK_NETWORK_CTRL1_USE_RX_MASK   0x2U
 PLL clock mask. More...
 
#define XRFDC_CLK_NETWORK_CTRL1_REGS_MASK   0x3U
 PLL clock mask. More...
 

PLL_CRS1 - PLL CRS1 register

This register contains bits for VCO sel_auto, VCO band selection etc.,

#define XRFDC_PLL_CRS1_VCO_SEL_MASK   0x00008001U
 VCO SEL Mask. More...
 
#define XRFDC_PLL_VCO_SEL_AUTO_MASK   0x00008000U
 VCO Auto SEL Mask. More...
 
#define XRFDC_DIGI_ANALOG_SHIFT4   4U
 Register bits Shift, Width Masks. More...
 

FIFO Delays

This register contains bits for delaying the FIFOs.,

#define XRFDC_DAC_FIFO_DELAY_MASK   0x000000FFFU
 DAC FIFO ReadPtr Delay. More...
 
#define XRFDC_ADC_FIFO_DELAY_MASK   0x0000001C0U
 ADC FIFO ReadPtr Delay. More...
 
#define XRFDC_ADC_FIFO_DELAY_SHIFT   6U
 ADC FIFO ReadPtr Shift. More...
 

Data Scaler register

This register contains the data scaler ebable bit.

#define XRFDC_DATA_SCALER_MASK   0x00000001U
 Clock detect mask. More...
 

Calibration divider bypass register

This register contains the calibration divider bypass enable bit.

#define XRFDC_CAL_DIV_BYP_MASK   0x00000004U
 Calibration divider bypass mask. More...
 

Macro Definition Documentation

#define XRFDC_ADC0_SUBDRP_ADDR_OFFSET   0x198U

subadc0, sub-drp address of target Register

#define XRFDC_ADC0_SUBDRP_DAT_OFFSET   0x19CU

subadc0, sub-drp data of target Register

#define XRFDC_ADC1_SUBDRP_ADDR_OFFSET   0x1A0U

subadc1, sub-drp address of target Register

#define XRFDC_ADC1_SUBDRP_DAT_OFFSET   0x1A4U

subadc1, sub-drp data of target Register

#define XRFDC_ADC2_SUBDRP_ADDR_OFFSET   0x1A8U

subadc2, sub-drp address of target Register

#define XRFDC_ADC2_SUBDRP_DAT_OFFSET   0x1ACU

subadc2, sub-drp data of target Register

#define XRFDC_ADC3_SUBDRP_ADDR_OFFSET   0x1B0U

subadc3, sub-drp address of target Register

#define XRFDC_ADC3_SUBDRP_DAT_OFFSET   0x1B4U

subadc3, sub-drp data of target Register

#define XRFDC_ADC_CRSE_DLY_CFG_OFFSET   0x0E0U

ADC Coarse delay Config Register.

Referenced by XRFdc_GetCoarseDelaySettings(), and XRFdc_SetCoarseDelaySettings().

#define XRFDC_ADC_CRSE_DLY_UPDT_OFFSET   0x0DCU

ADC Coarse Delay Update Register.

Referenced by XRFdc_GetCoarseDelaySettings(), XRFdc_SetCoarseDelaySettings(), and XRFdc_UpdateEvent().

#define XRFDC_ADC_DAC_MC_CFG0_OFFSET   0x1C4U

ADC/DAC Static configuration bits for ADC/DAC analog Register.

Referenced by XRFdc_DynamicPLLConfig(), XRFdc_GetDither(), XRFdc_SetDACVOP(), and XRFdc_SetDither().

#define XRFDC_ADC_DAC_MC_CFG1_OFFSET   0x1C8U

ADC/DAC Static configuration bits for ADC/DAC analog Register.

#define XRFDC_ADC_DAC_MC_CFG2_OFFSET   0x1CCU

ADC/DAC Static configuration bits for ADC/DAC analog Register.

Referenced by XRFdc_GetDACCompMode(), XRFdc_GetOutputCurr(), XRFdc_SetDACCompMode(), and XRFdc_SetDACVOP().

#define XRFDC_ADC_DAT_IMR_MASK   0x000000FFU

ADC DataPath mask.

Referenced by XRFdc_GetEnabledInterrupts(), and XRFdc_IntrEnable().

#define XRFDC_ADC_DAT_PATH_ISR_MASK   0x000000FFU

ADC Data Path Overflow.

Referenced by XRFdc_GetIntrStatus().

#define XRFDC_ADC_DAT_SCAL_CFG_OFFSET   0x0E4U

ADC Data Scaling Config Register.

#define XRFDC_ADC_DEBUG_RST_OFFSET   0x004U

ADC Debug Reset Register.

#define XRFDC_ADC_DEC_IMR_OFFSET   0x034U

ADC Decoder interface IMR Register.

Referenced by XRFdc_GetEnabledInterrupts(), XRFdc_IntrDisable(), and XRFdc_IntrEnable().

#define XRFDC_ADC_DEC_ISR_OFFSET   0x030U

ADC Decoder interface ISR Register.

Referenced by XRFdc_GetIntrStatus(), and XRFdc_IntrClr().

#define XRFDC_ADC_DECI_CONFIG_OBS_OFFSET   0x048U

ADC Decimation Config Register.

#define XRFDC_ADC_DECI_CONFIG_OFFSET   0x040U

ADC Decimation Config Register.

Referenced by XRFdc_SetMixerSettings().

#define XRFDC_ADC_DECI_CONFIG_TDD_OFFSET (   X)
Value:
#define XRFDC_ADC_DECI_CONFIG_OBS_OFFSET
ADC Decimation Config Register.
Definition: xrfdc_hw.h:174
#define XRFDC_ADC_DECI_CONFIG_OFFSET
ADC Decimation Config Register.
Definition: xrfdc_hw.h:173

ADC Decimation Config (or OBS) Register TDD Selected.

#define XRFDC_ADC_DECI_MODE_OBS_OFFSET   0x04CU

ADC Obs Decimation mode Register.

#define XRFDC_ADC_DECI_MODE_OFFSET   0x044U

ADC Decimation mode Register.

#define XRFDC_ADC_DECI_MODE_TDD_OFFSET (   X)
Value:
#define XRFDC_ADC_DECI_MODE_OFFSET
ADC Decimation mode Register.
Definition: xrfdc_hw.h:181
#define XRFDC_ADC_DECI_MODE_OBS_OFFSET
ADC Obs Decimation mode Register.
Definition: xrfdc_hw.h:182

ADC Decimation mode (or OBS) Register TDD Selected.

#define XRFDC_ADC_FAB_RATE_RD_MASK   0x00000F00U

ADC FIFO Read Number of Words per clock.

#define XRFDC_ADC_FAB_RATE_WR_MASK   0x0000000FU

ADC FIFO Write Number of Words per clock.

#define XRFDC_ADC_FABRIC_DBG_OBS_OFFSET   0x058U

ADC Obs Fabric Debug Register.

#define XRFDC_ADC_FABRIC_DBG_OFFSET   0x018U

ADC Fabric Debug Register.

#define XRFDC_ADC_FABRIC_DBG_TDD_OFFSET (   X)
Value:
#define XRFDC_ADC_FABRIC_DBG_OFFSET
ADC Fabric Debug Register.
Definition: xrfdc_hw.h:150
#define XRFDC_ADC_FABRIC_DBG_OBS_OFFSET
ADC Obs Fabric Debug Register.
Definition: xrfdc_hw.h:151

ADC Fabric Debug (or OBS) Register TDD Selected.

#define XRFDC_ADC_FABRIC_IMR_OBS_OFFSET   0x060U

ADC Fabric ISR Observation Register.

Referenced by XRFdc_GetEnabledInterrupts(), XRFdc_IntrDisable(), and XRFdc_IntrEnable().

#define XRFDC_ADC_FABRIC_IMR_OFFSET   0x014U

ADC Fabric IMR Register.

Referenced by XRFdc_GetEnabledInterrupts(), XRFdc_IntrDisable(), and XRFdc_IntrEnable().

#define XRFDC_ADC_FABRIC_ISR_OBS_OFFSET   0x05CU

ADC Fabric ISR Observation Register.

Referenced by XRFdc_GetIntrStatus(), and XRFdc_IntrClr().

#define XRFDC_ADC_FABRIC_ISR_OFFSET   0x010U

ADC Fabric ISR Register.

Referenced by XRFdc_GetIntrStatus(), and XRFdc_IntrClr().

#define XRFDC_ADC_FABRIC_OBS_OFFSET   0x054U

ADC Obs Fabric Register.

#define XRFDC_ADC_FABRIC_OFFSET   0x00CU

ADC Fabric Register.

#define XRFDC_ADC_FABRIC_RATE_OBS_OFFSET   0x050U

ADC Obs Fabric Rate Register.

#define XRFDC_ADC_FABRIC_RATE_OFFSET   0x008U

ADC Fabric Rate Register.

#define XRFDC_ADC_FABRIC_RATE_TDD_OFFSET (   X)
Value:
#define XRFDC_ADC_FABRIC_RATE_OBS_OFFSET
ADC Obs Fabric Rate Register.
Definition: xrfdc_hw.h:131
#define XRFDC_ADC_FABRIC_RATE_OFFSET
ADC Fabric Rate Register.
Definition: xrfdc_hw.h:130

ADC Fabric Rate (or OBS) Register TDD Selected.

#define XRFDC_ADC_FABRIC_TDD_OFFSET (   X)
Value:
((X == 0) ? XRFDC_ADC_FABRIC_OFFSET : \
#define XRFDC_ADC_FABRIC_OBS_OFFSET
ADC Obs Fabric Register.
Definition: xrfdc_hw.h:139
#define XRFDC_ADC_FABRIC_OFFSET
ADC Fabric Register.
Definition: xrfdc_hw.h:138

ADC Fabric Register (or OBS) TDD Selected.

#define XRFDC_ADC_FEND_DAT_CRL_OFFSET   0x140U

ADC Front end Data Control Register.

#define XRFDC_ADC_FIFO_DELAY_MASK   0x0000001C0U

ADC FIFO ReadPtr Delay.

#define XRFDC_ADC_FIFO_DELAY_SHIFT   6U

ADC FIFO ReadPtr Shift.

#define XRFDC_ADC_FIFO_LTNC_CRL_OBS_OFFSET   0x064U

ADC Obs FIFO Latency Control Register.

#define XRFDC_ADC_FIFO_LTNC_CRL_OFFSET   0x020U

ADC FIFO Latency Control Register.

#define XRFDC_ADC_FIFO_LTNC_CRL_TDD_OFFSET (   X)
Value:
((X == 0) ? \
#define XRFDC_ADC_FIFO_LTNC_CRL_OBS_OFFSET
ADC Obs FIFO Latency Control Register.
Definition: xrfdc_hw.h:160
#define XRFDC_ADC_FIFO_LTNC_CRL_OFFSET
ADC FIFO Latency Control Register.
Definition: xrfdc_hw.h:159

ADC FIFO Latency Control (or OBS) Register TDD Selected.

#define XRFDC_ADC_FIFO_LTNCY_LB_OFFSET   0x280U

ADC FIFO Latency measurement LSB Register.

#define XRFDC_ADC_FIFO_LTNCY_MB_OFFSET   0x284U

ADC FIFO Latency measurement MSB Register.

#define XRFDC_ADC_MXR_CFG0_OFFSET   0x080U

ADC I channel mixer config Register.

Referenced by XRFdc_GetMixerSettings().

#define XRFDC_ADC_MXR_CFG1_OFFSET   0x084U

ADC Q channel mixer config Register.

Referenced by XRFdc_GetMixerSettings().

#define XRFDC_ADC_NCO_FQWD_LOW_OFFSET   0x09CU

ADC NCO Frequency Word[15:0] Register.

Referenced by XRFdc_GetMixerSettings(), and XRFdc_SetMixerSettings().

#define XRFDC_ADC_NCO_FQWD_MID_OFFSET   0x098U

ADC NCO Frequency Word[31:16] Register.

Referenced by XRFdc_GetMixerSettings(), and XRFdc_SetMixerSettings().

#define XRFDC_ADC_NCO_FQWD_UPP_OFFSET   0x094U

ADC NCO Frequency Word[47:32] Register.

Referenced by XRFdc_GetMixerSettings(), and XRFdc_SetMixerSettings().

#define XRFDC_ADC_NCO_PHASE_MOD_OFFSET   0x0A8U

ADC NCO Phase Mode Register.

Referenced by XRFdc_SetMixerSettings().

#define XRFDC_ADC_PATHS_ENABLED_OFFSET   0x00A4U

The ADC analogue/digital paths enabled in the design.

Referenced by XRFdc_IsADCBlockEnabled(), and XRFdc_IsADCDigitalPathEnabled().

#define XRFDC_ADC_RX_MC_PWRDWN_OFFSET   0x1C0U

ADC Static configuration bits for ADC(RX) analog Register.

#define XRFDC_ADC_RXPR_MC_CFG0_OFFSET   0x1D0U

ADC RX Pair static Configuration Register.

Referenced by XRFdc_GetLinkCoupling().

#define XRFDC_ADC_RXPR_MC_CFG1_OFFSET   0x1D4U

ADC RX Pair static Configuration Register.

#define XRFDC_ADC_SIG_DETECT_CTRL_OFFSET   0x114

ADC Signal Detector Control.

Referenced by XRFdc_GetSignalDetector(), and XRFdc_SetSignalDetector().

#define XRFDC_ADC_SIG_DETECT_FLUSH_MASK   0x02

leaky integrator flush mask

Referenced by XRFdc_GetSignalDetector().

#define XRFDC_ADC_SIG_DETECT_FLUSH_SHIFT   1

leaky integrator flush shift

Referenced by XRFdc_GetSignalDetector(), and XRFdc_SetSignalDetector().

#define XRFDC_ADC_SIG_DETECT_HYST_MASK   0x80

hysteresis enable mask

Referenced by XRFdc_GetSignalDetector().

#define XRFDC_ADC_SIG_DETECT_HYST_SHIFT   7

hysteresis enable shift

Referenced by XRFdc_GetSignalDetector(), and XRFdc_SetSignalDetector().

#define XRFDC_ADC_SIG_DETECT_INTG_MASK   0x01

leaky integrator enable mask

Referenced by XRFdc_GetSignalDetector().

#define XRFDC_ADC_SIG_DETECT_INTG_SHIFT   0

leaky integrator enable shift

Referenced by XRFdc_GetSignalDetector(), and XRFdc_SetSignalDetector().

#define XRFDC_ADC_SIG_DETECT_MAGN_OFFSET   0x130

ADC Signal Detector Magintude.

#define XRFDC_ADC_SIG_DETECT_MASK   0xFF

signal detector mask

Referenced by XRFdc_GetSignalDetector(), and XRFdc_SetSignalDetector().

#define XRFDC_ADC_SIG_DETECT_MODE_MASK   0x60

mode mask

Referenced by XRFdc_GetSignalDetector().

#define XRFDC_ADC_SIG_DETECT_MODE_READ_SHIFT   6

mode shift fror reading

Referenced by XRFdc_GetSignalDetector().

#define XRFDC_ADC_SIG_DETECT_MODE_WRITE_SHIFT   5

mode shift fror writing

Referenced by XRFdc_SetSignalDetector().

#define XRFDC_ADC_SIG_DETECT_TCONST_MASK   0x1C

time constant mask

Referenced by XRFdc_GetSignalDetector().

#define XRFDC_ADC_SIG_DETECT_TCONST_SHIFT   2

time constant shift

Referenced by XRFdc_GetSignalDetector(), and XRFdc_SetSignalDetector().

#define XRFDC_ADC_SIG_DETECT_THRESH_CNT_MASK   0xFFFF

signal detector thresholds counter mask

#define XRFDC_ADC_SIG_DETECT_THRESH_MASK   0xFFFF

signal detector thresholds mask

#define XRFDC_ADC_SIG_DETECT_THRESHOLD0_CNT_OFF_OFFSET   0x11C

ADC Signal Detector Threshold 0 on Counter.

Referenced by XRFdc_GetSignalDetector(), and XRFdc_SetSignalDetector().

#define XRFDC_ADC_SIG_DETECT_THRESHOLD0_CNT_ON_OFFSET   0x120

ADC Signal Detector Threshold 0 off Counter.

Referenced by XRFdc_GetSignalDetector(), and XRFdc_SetSignalDetector().

#define XRFDC_ADC_SIG_DETECT_THRESHOLD0_LEVEL_OFFSET   0x118

ADC Signal Detector Threshold 0.

Referenced by XRFdc_GetSignalDetector(), and XRFdc_SetSignalDetector().

#define XRFDC_ADC_SWITCH_MATRX_OFFSET   0x0E8U

ADC Switch Matrix Config Register.

Referenced by XRFdc_GetConnectedIQData().

#define XRFDC_ADC_TDD_MODE0_OFFSET   0x068U

ADC TDD Mode 0 Configuration.

#define XRFDC_ADC_TI_DCB_CRL0_OFFSET   0x144U

ADC Time Interleaved digital correction block gain control0 Register.

Referenced by XRFdc_GetCalibrationMode(), and XRFdc_SetCalibrationMode().

#define XRFDC_ADC_TI_DCB_CRL1_OFFSET   0x148U

ADC Time Interleaved digital correction block gain control1 Register.

Referenced by XRFdc_DisableCoefficientsOverride(), XRFdc_GetCalCoefficients(), and XRFdc_SetCalCoefficients().

#define XRFDC_ADC_TI_DCB_CRL2_OFFSET   0x14CU

ADC Time Interleaved digital correction block gain control2 Register.

#define XRFDC_ADC_TI_DCB_CRL3_OFFSET   0x150U

ADC Time Interleaved digital correction block gain control3 Register.

Referenced by XRFdc_DisableCoefficientsOverride(), and XRFdc_SetCalCoefficients().

#define XRFDC_ADC_TI_DCBSTS0_BG_OFFSET   0x200U

ADC DCB Status0 BG Register.

#define XRFDC_ADC_TI_DCBSTS0_FG_OFFSET   0x204U

ADC DCB Status0 FG Register.

#define XRFDC_ADC_TI_DCBSTS1_BG_OFFSET   0x208U

ADC DCB Status1 BG Register.

#define XRFDC_ADC_TI_DCBSTS1_FG_OFFSET   0x20CU

ADC DCB Status1 FG Register.

#define XRFDC_ADC_TI_DCBSTS2_BG_OFFSET   0x210U

ADC DCB Status2 BG Register.

#define XRFDC_ADC_TI_DCBSTS2_FG_OFFSET   0x214U

ADC DCB Status2 FG Register.

#define XRFDC_ADC_TI_DCBSTS3_BG_OFFSET   0x218U

ADC DCB Status3 BG Register.

#define XRFDC_ADC_TI_DCBSTS3_FG_OFFSET   0x21CU

ADC DCB Status3 FG Register.

#define XRFDC_ADC_TI_DCBSTS4_LB_OFFSET   0x224U

ADC DCB Status4 LSB Register.

#define XRFDC_ADC_TI_DCBSTS4_MB_OFFSET   0x220U

ADC DCB Status4 MSB Register.

#define XRFDC_ADC_TI_DCBSTS5_LB_OFFSET   0x22CU

ADC DCB Status5 LSB Register.

#define XRFDC_ADC_TI_DCBSTS5_MB_OFFSET   0x228U

ADC DCB Status5 MSB Register.

#define XRFDC_ADC_TI_DCBSTS6_LB_OFFSET   0x234U

ADC DCB Status6 LSB Register.

#define XRFDC_ADC_TI_DCBSTS6_MB_OFFSET   0x230U

ADC DCB Status6 MSB Register.

#define XRFDC_ADC_TI_DCBSTS7_LB_OFFSET   0x23CU

ADC DCB Status7 LSB Register.

#define XRFDC_ADC_TI_DCBSTS7_MB_OFFSET   0x238U

ADC DCB Status7 MSB Register.

#define XRFDC_ADC_TI_TISK_CRL0_OFFSET   0x154U

ADC Time skew correction control bits0 Register.

Referenced by XRFdc_GetNyquistZone(), XRFdc_SetCalibrationMode(), and XRFdc_SetNyquistZone().

#define XRFDC_ADC_TI_TISK_CRL1_OFFSET   0x158U

ADC Time skew correction control bits1 Register.

#define XRFDC_ADC_TI_TISK_CRL2_OFFSET   0x15CU

ADC Time skew correction control bits2 Register.

#define XRFDC_ADC_TI_TISK_CRL3_OFFSET   0x160U

ADC Time skew correction control bits3 Register.

#define XRFDC_ADC_TI_TISK_CRL4_OFFSET   0x164U

ADC Time skew correction control bits4 Register.

#define XRFDC_ADC_TI_TISK_CRL5_OFFSET   0x168U

ADC Time skew correction control bits5 Register (Gen 3 only)

Referenced by XRFdc_GetCalibrationMode(), and XRFdc_SetCalibrationMode().

#define XRFDC_ADC_TI_TISK_DAC0_OFFSET   0x168U

ADC Time skew DAC cal code of subadc ch0 Register(Below Gen 3)

#define XRFDC_ADC_TI_TISK_DAC1_OFFSET   0x16CU

ADC Time skew DAC cal code of subadc ch1 Register.

#define XRFDC_ADC_TI_TISK_DAC2_OFFSET   0x170U

ADC Time skew DAC cal code of subadc ch2 Register.

#define XRFDC_ADC_TI_TISK_DAC3_OFFSET   0x174U

ADC Time skew DAC cal code of subadc ch3 Register.

#define XRFDC_ADC_TI_TISK_DACP0_OFFSET   0x178U

ADC Time skew DAC cal code of subadc ch0 Register.

#define XRFDC_ADC_TI_TISK_DACP1_OFFSET   0x17CU

ADC Time skew DAC cal code of subadc ch1 Register.

#define XRFDC_ADC_TI_TISK_DACP2_OFFSET   0x180U

ADC Time skew DAC cal code of subadc ch2 Register.

#define XRFDC_ADC_TI_TISK_DACP3_OFFSET   0x184U

ADC Time skew DAC cal code of subadc ch3 Register.

#define XRFDC_ADC_TRSHD0_AVG_LO_OFFSET   0x0F4U

ADC Threshold0 Average[15:0] Register.

Referenced by XRFdc_GetThresholdSettings(), and XRFdc_SetThresholdSettings().

#define XRFDC_ADC_TRSHD0_AVG_UP_OFFSET   0x0F0U

ADC Threshold0 Average[31:16] Register.

Referenced by XRFdc_GetThresholdSettings(), and XRFdc_SetThresholdSettings().

#define XRFDC_ADC_TRSHD0_CFG_OFFSET   0x0ECU
#define XRFDC_ADC_TRSHD0_OVER_OFFSET   0x0FCU

ADC Threshold0 Over Threshold Register.

Referenced by XRFdc_GetThresholdSettings(), and XRFdc_SetThresholdSettings().

#define XRFDC_ADC_TRSHD0_UNDER_OFFSET   0x0F8U

ADC Threshold0 Under Threshold Register.

Referenced by XRFdc_GetThresholdSettings(), and XRFdc_SetThresholdSettings().

#define XRFDC_ADC_TRSHD1_AVG_LO_OFFSET   0x108U

ADC Threshold1 Average[15:0] Register.

Referenced by XRFdc_GetThresholdSettings(), and XRFdc_SetThresholdSettings().

#define XRFDC_ADC_TRSHD1_AVG_UP_OFFSET   0x104U

ADC Threshold1 Average[31:16] Register.

Referenced by XRFdc_GetThresholdSettings(), and XRFdc_SetThresholdSettings().

#define XRFDC_ADC_TRSHD1_CFG_OFFSET   0x100U
#define XRFDC_ADC_TRSHD1_OVER_OFFSET   0x110U

ADC Threshold1 Over Threshold Register.

Referenced by XRFdc_GetThresholdSettings(), and XRFdc_SetThresholdSettings().

#define XRFDC_ADC_TRSHD1_UNDER_OFFSET   0x10CU

ADC Threshold1 Under Threshold Register.

Referenced by XRFdc_GetThresholdSettings(), and XRFdc_SetThresholdSettings().

#define XRFDC_ADC_UPDATE_DYN_OFFSET   0x01CU
#define XRFDC_ADC_UPDT_CRSE_DLY_MASK   0x00000008U

ADC Trigger a update event apply to Coarse delay_DCONFIG reg.

Referenced by XRFdc_SetCoarseDelaySettings().

#define XRFDC_CAL_DIV_BYP_MASK   0x00000004U

Calibration divider bypass mask.

Referenced by XRFdc_CustomStartUp(), and XRFdc_DynamicPLLConfig().

#define XRFDC_CAL_DIV_BYP_OFFSET   0x100U

Calibration divider bypass register.

Referenced by XRFdc_CustomStartUp(), and XRFdc_DynamicPLLConfig().

#define XRFDC_CAL_DLY_OFFSET   0x310U

Calibration delay register.

Referenced by XRFdc_CustomStartUp(), and XRFdc_DynamicPLLConfig().

#define XRFDC_CAL_FREEZE_CAL_MASK   0x1U

Calibration freeze enable mask.

Referenced by XRFdc_GetCalFreeze(), and XRFdc_SetCalFreeze().

#define XRFDC_CAL_FREEZE_CAL_SHIFT   0U

Calibration freeze enable shift.

Referenced by XRFdc_GetCalFreeze(), and XRFdc_SetCalFreeze().

#define XRFDC_CAL_FREEZE_PIN_MASK   0x4U

Calibration freeze pin disable mask.

Referenced by XRFdc_GetCalFreeze(), and XRFdc_SetCalFreeze().

#define XRFDC_CAL_FREEZE_PIN_SHIFT   2U

Calibration freeze pin disable shift.

Referenced by XRFdc_GetCalFreeze(), and XRFdc_SetCalFreeze().

#define XRFDC_CAL_FREEZE_STS_MASK   0x2U

Calibration freeze status mask.

Referenced by XRFdc_GetCalFreeze().

#define XRFDC_CAL_FREEZE_STS_SHIFT   1U

Calibration freeze status shift.

Referenced by XRFdc_GetCalFreeze().

#define XRFDC_CAL_GCB_ACEN_MASK   0x0800U

GCB accumulator enable mask.

Referenced by XRFdc_DisableCoefficientsOverride(), and XRFdc_SetCalCoefficients().

#define XRFDC_CAL_GCB_ACEN_SHIFT   11U

GCB accumulator enable shift.

#define XRFDC_CAL_GCB_EN_MASK   0x2000U

gain coeff override enable mask

Referenced by XRFdc_DisableCoefficientsOverride(), and XRFdc_SetCalCoefficients().

#define XRFDC_CAL_GCB_EN_SHIFT   13U

gain coeff shift

Referenced by XRFdc_SetCalCoefficients().

#define XRFDC_CAL_GCB_ENFL_MASK   0x1800U

GCB accumulator enable mask.

Referenced by XRFdc_DisableCoefficientsOverride().

#define XRFDC_CAL_GCB_FAB_MASK   0xFFF0U

gain coeff mask for IP Gen 2 or below

Referenced by XRFdc_GetCalCoefficients().

#define XRFDC_CAL_GCB_FLSH_MASK   0x1000U

GCB accumulator flush mask.

Referenced by XRFdc_GetCalCoefficients(), and XRFdc_SetCalCoefficients().

#define XRFDC_CAL_GCB_FLSH_SHIFT   12U

GCB accumulator flush shift.

Referenced by XRFdc_SetCalCoefficients().

#define XRFDC_CAL_GCB_MASK   0x0FFFU
#define XRFDC_CAL_GCB_OFFSET_COEFF0   0x220

Background gain correction block.

Referenced by XRFdc_GetCalCoefficients(), and XRFdc_SetCalCoefficients().

#define XRFDC_CAL_GCB_OFFSET_COEFF0_ALT   0x220

Background gain correction block (below Gen 3)

Referenced by XRFdc_GetCalCoefficients().

#define XRFDC_CAL_GCB_OFFSET_COEFF1   0x224

Background gain correction block.

Referenced by XRFdc_GetCalCoefficients(), and XRFdc_SetCalCoefficients().

#define XRFDC_CAL_GCB_OFFSET_COEFF1_ALT   0x228

Background gain correction block (below Gen 3)

Referenced by XRFdc_GetCalCoefficients().

#define XRFDC_CAL_GCB_OFFSET_COEFF2   0x228

Background gain correction block.

Referenced by XRFdc_GetCalCoefficients(), and XRFdc_SetCalCoefficients().

#define XRFDC_CAL_GCB_OFFSET_COEFF2_ALT   0x230

Background gain correction block (below Gen 3)

Referenced by XRFdc_GetCalCoefficients().

#define XRFDC_CAL_GCB_OFFSET_COEFF3   0x22C

Background gain correction block.

Referenced by XRFdc_GetCalCoefficients(), and XRFdc_SetCalCoefficients().

#define XRFDC_CAL_GCB_OFFSET_COEFF3_ALT   0x238

Background gain correction block (below Gen 3)

Referenced by XRFdc_GetCalCoefficients().

#define XRFDC_CAL_MODES_MASK   0x0003U

Calibration modes for Gen 3 mask.

Referenced by XRFdc_GetCalibrationMode(), and XRFdc_SetCalibrationMode().

#define XRFDC_CAL_OCB1_OFFSET_COEFF0   0x200

Foreground offset correction block.

Referenced by XRFdc_GetCalCoefficients(), and XRFdc_SetCalCoefficients().

#define XRFDC_CAL_OCB1_OFFSET_COEFF1   0x208

Foreground offset correction block.

Referenced by XRFdc_GetCalCoefficients(), and XRFdc_SetCalCoefficients().

#define XRFDC_CAL_OCB1_OFFSET_COEFF2   0x210

Foreground offset correction block.

Referenced by XRFdc_GetCalCoefficients(), and XRFdc_SetCalCoefficients().

#define XRFDC_CAL_OCB1_OFFSET_COEFF3   0x218

Foreground offset correction block.

Referenced by XRFdc_GetCalCoefficients(), and XRFdc_SetCalCoefficients().

#define XRFDC_CAL_OCB2_OFFSET_COEFF0   0x204

Background offset correction block.

Referenced by XRFdc_GetCalCoefficients(), and XRFdc_SetCalCoefficients().

#define XRFDC_CAL_OCB2_OFFSET_COEFF1   0x20C

Background offset correction block.

Referenced by XRFdc_GetCalCoefficients(), and XRFdc_SetCalCoefficients().

#define XRFDC_CAL_OCB2_OFFSET_COEFF2   0x214

Background offset correction block.

Referenced by XRFdc_GetCalCoefficients(), and XRFdc_SetCalCoefficients().

#define XRFDC_CAL_OCB2_OFFSET_COEFF3   0x21C

Background offset correction block.

Referenced by XRFdc_GetCalCoefficients(), and XRFdc_SetCalCoefficients().

#define XRFDC_CAL_OCB_EN_MASK   0x0001U

offsets coeff override enable mask

Referenced by XRFdc_DisableCoefficientsOverride(), and XRFdc_SetCalCoefficients().

#define XRFDC_CAL_OCB_EN_SHIFT   0U

offsets coeff shift

#define XRFDC_CAL_OCB_MASK   0xFFFFU

offsets coeff mask

Referenced by XRFdc_GetCalCoefficients(), and XRFdc_SetCalCoefficients().

#define XRFDC_CAL_SLICE_SHIFT   16U

Coefficient shift for HSADCs.

Referenced by XRFdc_GetCalCoefficients(), and XRFdc_SetCalCoefficients().

#define XRFDC_CAL_TMR_MULT_OFFSET   0x30CU

Calibration timer register.

Referenced by XRFdc_CustomStartUp(), and XRFdc_DynamicPLLConfig().

#define XRFDC_CAL_TSCB_EN_MASK   0x8000U

time skew coeff override enable mask

Referenced by XRFdc_DisableCoefficientsOverride(), and XRFdc_SetCalCoefficients().

#define XRFDC_CAL_TSCB_EN_SHIFT   15U

time skew coeff shift

Referenced by XRFdc_SetCalCoefficients().

#define XRFDC_CAL_TSCB_MASK   0x01FFU

time skew coeff mask

Referenced by XRFdc_GetCalCoefficients(), and XRFdc_SetCalCoefficients().

#define XRFDC_CAL_TSCB_OFFSET_COEFF0   0x170

Background time skew correction block.

Referenced by XRFdc_DisableCoefficientsOverride(), XRFdc_GetCalCoefficients(), and XRFdc_SetCalCoefficients().

#define XRFDC_CAL_TSCB_OFFSET_COEFF0_ALT   0x168

Background time skew correction block (below Gen 3)

Referenced by XRFdc_DisableCoefficientsOverride(), XRFdc_GetCalCoefficients(), and XRFdc_SetCalCoefficients().

#define XRFDC_CAL_TSCB_OFFSET_COEFF1   0x174

Background time skew correction block.

Referenced by XRFdc_DisableCoefficientsOverride(), XRFdc_GetCalCoefficients(), and XRFdc_SetCalCoefficients().

#define XRFDC_CAL_TSCB_OFFSET_COEFF1_ALT   0x16C

Background time skew correction block (below Gen 3)

Referenced by XRFdc_DisableCoefficientsOverride(), XRFdc_GetCalCoefficients(), and XRFdc_SetCalCoefficients().

#define XRFDC_CAL_TSCB_OFFSET_COEFF2   0x178

Background time skew correction block.

Referenced by XRFdc_DisableCoefficientsOverride(), XRFdc_GetCalCoefficients(), and XRFdc_SetCalCoefficients().

#define XRFDC_CAL_TSCB_OFFSET_COEFF2_ALT   0x170

Background time skew correction block (below Gen 3)

Referenced by XRFdc_DisableCoefficientsOverride(), XRFdc_GetCalCoefficients(), and XRFdc_SetCalCoefficients().

#define XRFDC_CAL_TSCB_OFFSET_COEFF3   0x17C

Background time skew correction block.

Referenced by XRFdc_DisableCoefficientsOverride(), XRFdc_GetCalCoefficients(), and XRFdc_SetCalCoefficients().

#define XRFDC_CAL_TSCB_OFFSET_COEFF3_ALT   0x174

Background time skew correction block (below Gen 3)

Referenced by XRFdc_DisableCoefficientsOverride(), XRFdc_GetCalCoefficients(), and XRFdc_SetCalCoefficients().

#define XRFDC_CAL_TSCB_OFFSET_COEFF4   0x180

Background time skew correction block.

Referenced by XRFdc_DisableCoefficientsOverride(), XRFdc_GetCalCoefficients(), and XRFdc_SetCalCoefficients().

#define XRFDC_CAL_TSCB_OFFSET_COEFF4_ALT   0x178

Background time skew correction block (below Gen 3)

Referenced by XRFdc_DisableCoefficientsOverride(), XRFdc_GetCalCoefficients(), and XRFdc_SetCalCoefficients().

#define XRFDC_CAL_TSCB_OFFSET_COEFF5   0x184

Background time skew correction block.

Referenced by XRFdc_DisableCoefficientsOverride(), XRFdc_GetCalCoefficients(), and XRFdc_SetCalCoefficients().

#define XRFDC_CAL_TSCB_OFFSET_COEFF5_ALT   0x17C

Background time skew correction block (below Gen 3)

Referenced by XRFdc_DisableCoefficientsOverride(), XRFdc_GetCalCoefficients(), and XRFdc_SetCalCoefficients().

#define XRFDC_CAL_TSCB_OFFSET_COEFF6   0x188

Background time skew correction block.

Referenced by XRFdc_DisableCoefficientsOverride(), XRFdc_GetCalCoefficients(), and XRFdc_SetCalCoefficients().

#define XRFDC_CAL_TSCB_OFFSET_COEFF6_ALT   0x180

Background time skew correction block (below Gen 3)

Referenced by XRFdc_DisableCoefficientsOverride(), XRFdc_GetCalCoefficients(), and XRFdc_SetCalCoefficients().

#define XRFDC_CAL_TSCB_OFFSET_COEFF7   0x18C

Background time skew correction block.

Referenced by XRFdc_DisableCoefficientsOverride(), XRFdc_GetCalCoefficients(), and XRFdc_SetCalCoefficients().

#define XRFDC_CAL_TSCB_OFFSET_COEFF7_ALT   0x184

Background time skew correction block (below Gen 3)

Referenced by XRFdc_DisableCoefficientsOverride(), XRFdc_GetCalCoefficients(), and XRFdc_SetCalCoefficients().

#define XRFDC_CAL_TSCB_TUNE_MASK   0x0FF0U

time skew tuning mask

Referenced by XRFdc_SetCalibrationMode().

#define XRFDC_CLK_EN_CAL_MASK   0x00000001U

Enable Output Register clock.

#define XRFDC_CLK_EN_DIG_MASK   0x00000002U

Enable full-rate clock.

#define XRFDC_CLK_EN_DP_MASK   0x00000004U

Enable Data Path clock.

#define XRFDC_CLK_EN_FAB_MASK   0x00000008U

Enable fabric clock.

#define XRFDC_CLK_EN_LM_MASK   0x00000010U

Enable for FIFO Latency measurement clock.

#define XRFDC_CLK_EN_OFFSET   0x000U

ADC Clock Enable Register.

Referenced by XRFdc_GetBlockStatus().

#define XRFDC_CLK_NETWORK_CTRL0   0x8CU

Clock network control and trim register.

#define XRFDC_CLK_NETWORK_CTRL1   0x90U

Multi-tile sync and clock source control register.

Referenced by XRFdc_DynamicPLLConfig(), and XRFdc_GetClockSource().

#define XRFDC_CLK_NETWORK_CTRL1_REGS_MASK   0x3U

PLL clock mask.

Referenced by XRFdc_DynamicPLLConfig().

#define XRFDC_CLK_NETWORK_CTRL1_USE_PLL_MASK   0x1U

PLL clock mask.

Referenced by XRFdc_DynamicPLLConfig(), and XRFdc_GetClockSource().

#define XRFDC_CLK_NETWORK_CTRL1_USE_RX_MASK   0x2U

PLL clock mask.

#define XRFDC_CLOCK_DETECT_MASK   0x0000FFFFU

Clock detect mask.

Referenced by XRFdc_SetClkDistribution().

#define XRFDC_CLOCK_DETECT_OFFSET   0x80U

Clock detect register.

Referenced by XRFdc_GetClkDistribution(), and XRFdc_SetClkDistribution().

#define XRFDC_CLOCK_DETECT_SRC_MASK   0x00005555U

Clock detect mask.

Referenced by XRFdc_GetClkDistribution().

#define XRFDC_COMMON_INTR_ENABLE   0x104U

Common Intr enable register.

Referenced by XRFdc_GetEnabledInterrupts(), and XRFdc_IntrEnable().

#define XRFDC_COMMON_INTR_STS   0x100U

Common Intr Status register.

Referenced by XRFdc_IntrHandler().

#define XRFDC_CRSE_DLY_CFG_MASK   0x00000007U

Coarse delay select.

Referenced by XRFdc_SetCoarseDelaySettings().

#define XRFDC_CRSE_DLY_CFG_MASK_EXT   0x0000003FU

Extended coarse delay select.

Referenced by XRFdc_SetCoarseDelaySettings().

#define XRFDC_CRSEDLY_UPDT_DLY_MASK   0x00001FF8U

delay in clk_dp cycles in application of event after arrival

#define XRFDC_CRSEDLY_UPDT_MODE_FABRIC   0x00000005U

Coarse delay event source selection is fabric.

#define XRFDC_CRSEDLY_UPDT_MODE_GRP   0x00000000U

Coarse delay event source selection is group.

#define XRFDC_CRSEDLY_UPDT_MODE_MARKER   0x00000004U

Coarse delay event source selection is Marker.

#define XRFDC_CRSEDLY_UPDT_MODE_MASK   0x00000007U

Coarse delay event source selection mask.

#define XRFDC_CRSEDLY_UPDT_MODE_SLICE   0x00000001U

Coarse delay event source selection is slice.

#define XRFDC_CRSEDLY_UPDT_MODE_SYSREF   0x00000003U

Coarse delay event source selection is sysref.

#define XRFDC_CRSEDLY_UPDT_MODE_TILE   0x00000002U

Coarse delay event source selection is tile.

#define XRFDC_CURRENT_STATE_MASK   0x0000000FU

Current tile state mask.

Referenced by XRFdc_WaitForState().

#define XRFDC_CURRENT_STATE_OFFSET   0x0CU

Current state register.

Referenced by XRFdc_GetIPStatus(), and XRFdc_WaitForState().

#define XRFDC_DAC_CRSE_DLY_CFG_OFFSET   0x0DCU

DAC Coarse delay Config Register.

Referenced by XRFdc_GetCoarseDelaySettings(), and XRFdc_SetCoarseDelaySettings().

#define XRFDC_DAC_CRSE_DLY_UPDT_OFFSET   0x0E0U

DAC Coarse Delay Update Register.

Referenced by XRFdc_GetCoarseDelaySettings(), XRFdc_SetCoarseDelaySettings(), and XRFdc_UpdateEvent().

#define XRFDC_DAC_DAT_IMR_DP_SCALE_MASK   0x00000800U

DataPath Scaling overflow.

#define XRFDC_DAC_DAT_IMR_IMR_OV_MASK   0x00004000U

IMR overflow.

#define XRFDC_DAC_DAT_IMR_INTR_IPATH3_MASK   0x00001000U

Interpolation I-Path overflow for stage 3.

#define XRFDC_DAC_DAT_IMR_INTR_QPATH3_MASK   0x00002000U

Interpolation Q-Path overflow for stage 3.

#define XRFDC_DAC_DAT_IMR_INV_SINC_EVEN_NYQ_MASK   0x00008000U

2nd Nyquist Zone Inverse SINC overflow

#define XRFDC_DAC_DAT_IMR_INV_SINC_MASK   0x00000100U

Inverse Sinc overflow.

#define XRFDC_DAC_DAT_IMR_MASK   0x0000FFFFU

DAC DataPath mask.

Referenced by XRFdc_GetEnabledInterrupts(), and XRFdc_IntrEnable().

#define XRFDC_DAC_DAT_IMR_MXR_HLF_I_MASK   0x00000200U

Over or under flow mixer (Mixer half I)

#define XRFDC_DAC_DAT_IMR_MXR_HLF_Q_MASK   0x00000400U

Over or under flow mixer (Mixer half Q)

#define XRFDC_DAC_DAT_ISR_INVSINC_MASK   0x00000100U

Inverse-Sinc offset overflow.

#define XRFDC_DAC_DAT_PATH_ISR_MASK   0x0000FFFFU

DAC Data Path Overflow.

Referenced by XRFdc_GetIntrStatus().

#define XRFDC_DAC_DECODER_CLK_OFFSET   0x184U

Decoder Clock enable.

Referenced by XRFdc_SetDecoderMode().

#define XRFDC_DAC_DECODER_CTRL_OFFSET   0x180U

DAC Unary Decoder/ Randomizer settings.

Referenced by XRFdc_GetDecoderMode(), and XRFdc_SetDecoderMode().

#define XRFDC_DAC_FAB_RATE_RD_MASK   0x00001F00U

DAC FIFO Read Number of Words per clock.

Referenced by XRFdc_SetDataPathMode().

#define XRFDC_DAC_FAB_RATE_WR_MASK   0x0000001FU

DAC FIFO Write Number of Words per clock.

Referenced by XRFdc_SetFabWrVldWords().

#define XRFDC_DAC_FABRIC_IMR_OFFSET   0x018U

DAC Fabric IMR Register.

Referenced by XRFdc_GetEnabledInterrupts(), XRFdc_IntrDisable(), and XRFdc_IntrEnable().

#define XRFDC_DAC_FABRIC_ISR_OFFSET   0x014U

DAC Fabric ISR Register.

Referenced by XRFdc_GetIntrStatus(), and XRFdc_IntrClr().

#define XRFDC_DAC_FABRIC_RATE_OFFSET   0x008U

DAC Fabric Rate Register.

Referenced by XRFdc_SetDataPathMode(), and XRFdc_SetFabWrVldWords().

#define XRFDC_DAC_FIFO_DELAY_MASK   0x000000FFFU

DAC FIFO ReadPtr Delay.

Referenced by XRFdc_SetInterpolationFactor().

#define XRFDC_DAC_FIFO_IMR_MASK   0x0000003FU

DAC FIFO Mask.

Referenced by XRFdc_IntrEnable().

#define XRFDC_DAC_FIFO_IMR_SUPP_MASK   0x00000030U

DAC FIFO Mask.

Referenced by XRFdc_GetEnabledInterrupts(), and XRFdc_GetIntrStatus().

#define XRFDC_DAC_FIFO_START_OFFSET   0x010U

DAC FIFO Start Register.

Referenced by XRFdc_SetInterpolationFactor().

#define XRFDC_DAC_INTERP_CTRL_OFFSET   0x040U

DAC Interpolation Control Register.

Referenced by XRFdc_GetInterpolationFactor(), XRFdc_SetDataPathMode(), and XRFdc_SetInterpolationFactor().

#define XRFDC_DAC_INTERP_DATA_MASK   0x00000001U

Data type mask.

Referenced by XRFdc_SetDataPathMode(), and XRFdc_SetMixerSettings().

#define XRFDC_DAC_INVSINC_OFFSET   0x0C0U

Invsinc control.

Referenced by XRFdc_GetInvSincFIR(), and XRFdc_SetInvSincFIR().

#define XRFDC_DAC_ITERP_DATA_OFFSET   0x044U
#define XRFDC_DAC_MB_CFG_OFFSET   0x0C4U
#define XRFDC_DAC_MC_CFG0_OFFSET   0x1C4U

Static Configuration data for DAC Analog.

Referenced by XRFdc_GetNyquistZone(), and XRFdc_SetNyquistZone().

#define XRFDC_DAC_MC_CFG3_OFFSET   0x1D0U

DAC Static configuration bits for DAC analog Register.

Referenced by XRFdc_GetOutputCurr(), and XRFdc_SetDACVOP().

#define XRFDC_DAC_PATHS_ENABLED_OFFSET   0x00A8U

The DAC analogue/digital paths enabled in the design.

Referenced by XRFdc_IsDACBlockEnabled(), and XRFdc_IsDACDigitalPathEnabled().

#define XRFDC_DAC_TDD_MODE0_OFFSET   0x060U

DAC TDD Mode 0 Configuration.

#define XRFDC_DAC_TILES_ENABLED_SHIFT   4U

Shift to the DAC tile bits.

Referenced by XRFdc_CheckTileEnabled().

#define XRFDC_DAC_UPDATE_DYN_OFFSET   0x020U
#define XRFDC_DAC_UPDT_CRSE_DLY_MASK   0x00000020U

DAC Trigger a update event apply to Coarse delay_DCONFIG reg.

Referenced by XRFdc_SetCoarseDelaySettings().

#define XRFDC_DAC_VOP_CTRL_OFFSET   0x198U

DAC variable output power control Register.

Referenced by XRFdc_SetDACVOP().

#define XRFDC_DAT_CLK_EN_MASK   0x0000000FU

Data Path Clk enable.

Referenced by XRFdc_GetBlockStatus().

#define XRFDC_DAT_IMR_DECI_IPATH_MASK   0x00000007U

Decimation I-Path overflow for stages 0,1,2.

#define XRFDC_DAT_IMR_INTR_QPATH_MASK   0x00000038U

Interpolation Q-Path overflow for stages 0,1,2.

#define XRFDC_DAT_IMR_QMC_GAIN_MASK   0x00000040U

QMC Gain/Phase overflow.

#define XRFDC_DAT_IMR_QMC_OFFST_MASK   0x00000080U

QMC offset overflow.

#define XRFDC_DAT_ISR_DECI_IPATH_MASK   0x00000007U

Decimation I-Path overflow for stages 0,1,2.

#define XRFDC_DAT_ISR_INTR_QPATH_MASK   0x00000038U

Interpolation Q-Path overflow for stages 0,1,2.

#define XRFDC_DAT_ISR_QMC_GAIN_MASK   0x00000040U

QMC Gain/Phase overflow.

#define XRFDC_DAT_ISR_QMC_OFFST_MASK   0x00000080U

QMC offset overflow.

#define XRFDC_DAT_SCALE_CFG_MASK   0x00000001U

Enable data scaling.

#define XRFDC_DAT_SCALE_CFG_MASK   0x00000001U

Enable data scaling.

#define XRFDC_DATA_SCALER_MASK   0x00000001U

Clock detect mask.

Referenced by XRFdc_GetDACDataScaler(), and XRFdc_SetDACDataScaler().

#define XRFDC_DATA_SCALER_OFFSET   0x190U

DAC Data Scaler Register.

Referenced by XRFdc_GetDACDataScaler(), and XRFdc_SetDACDataScaler().

#define XRFDC_DATAPATH_IMR_MASK   0x00000004U
#define XRFDC_DATAPATH_IMR_SHIFT   2U

IMR Mode shift.

Referenced by XRFdc_GetDataPathMode(), and XRFdc_SetDataPathMode().

#define XRFDC_DATAPATH_LATENCY_MASK   0x00000008U

DataPath Latency.

#define XRFDC_DATAPATH_MODE_MASK   0x00000003U
#define XRFDC_DATPATH_IMR_OFFSET   0x03CU

ADC Data Path IMR Register.

Referenced by XRFdc_GetEnabledInterrupts(), XRFdc_IntrDisable(), and XRFdc_IntrEnable().

#define XRFDC_DATPATH_ISR_OFFSET   0x038U

ADC Data Path ISR Register.

Referenced by XRFdc_GetIntrStatus(), and XRFdc_IntrClr().

#define XRFDC_DBG_RST_CAL_MASK   0x00000001U

Reset clk_cal clock domain.

#define XRFDC_DBG_RST_DIG_MASK   0x00000008U

Reset clk_dig clock domain.

#define XRFDC_DBG_RST_DP_MASK   0x00000002U

Reset data path clock domain.

#define XRFDC_DBG_RST_DRP_CAL_MASK   0x00000010U

Reset subadc-drp register on clock cal.

#define XRFDC_DBG_RST_FAB_MASK   0x00000004U

Reset clock fabric clock domain.

#define XRFDC_DBG_RST_LM_MASK   0x00000020U

Reset FIFO Latency measurement clock domain.

#define XRFDC_DEC_CFG_4GSPS_MASK   0x00000003U

4GSPS may be I or Q or Real depending on high level block config

Referenced by XRFdc_SetMixerSettings().

#define XRFDC_DEC_CFG_CHA_MASK   0x00000000U

ChannelA(I)

Referenced by XRFdc_SetMixerSettings().

#define XRFDC_DEC_CFG_CHB_MASK   0x00000001U

ChannelB (2GSPS real data from Mixer Q output)

#define XRFDC_DEC_CFG_IQ_MASK   0x00000002U

IQ-2GSPS.

Referenced by XRFdc_SetMixerSettings().

#define XRFDC_DEC_CFG_MASK   0x00000003U

ChannelA (2GSPS real data from Mixer I output)

Referenced by XRFdc_SetMixerSettings().

#define XRFDC_DEC_CTRL_MODE_MASK   0x00000007U

Decoder mode.

Referenced by XRFdc_GetDecoderMode(), and XRFdc_SetDecoderMode().

#define XRFDC_DEC_IMR_SUBADC0_OVR_MASK   0x00000002U

subadc0 decoder overflow range

#define XRFDC_DEC_IMR_SUBADC0_UND_MASK   0x00000001U

subadc0 decoder underflow range

#define XRFDC_DEC_IMR_SUBADC1_OVR_MASK   0x00000008U

subadc1 decoder overflow range

#define XRFDC_DEC_IMR_SUBADC1_UND_MASK   0x00000004U

subadc1 decoder underflow range

#define XRFDC_DEC_IMR_SUBADC2_OVR_MASK   0x00000020U

subadc2 decoder overflow range

#define XRFDC_DEC_IMR_SUBADC2_UND_MASK   0x00000010U

subadc2 decoder underflow range

#define XRFDC_DEC_IMR_SUBADC3_OVR_MASK   0x00000080U

subadc3 decoder overflow range

#define XRFDC_DEC_IMR_SUBADC3_UND_MASK   0x00000040U

subadc3 decoder underflow range

#define XRFDC_DEC_ISR_SUBADC0_OVR_MASK   0x00000002U

subadc0 decoder overflow range

#define XRFDC_DEC_ISR_SUBADC0_UND_MASK   0x00000001U

subadc0 decoder underflow range

#define XRFDC_DEC_ISR_SUBADC1_OVR_MASK   0x00000008U

subadc1 decoder overflow range

#define XRFDC_DEC_ISR_SUBADC1_UND_MASK   0x00000004U

subadc1 decoder underflow range

#define XRFDC_DEC_ISR_SUBADC2_OVR_MASK   0x00000020U

subadc2 decoder overflow range

#define XRFDC_DEC_ISR_SUBADC2_UND_MASK   0x00000010U

subadc2 decoder underflow range

#define XRFDC_DEC_ISR_SUBADC3_OVR_MASK   0x00000080U

subadc3 decoder overflow range

#define XRFDC_DEC_ISR_SUBADC3_UND_MASK   0x00000040U

subadc3 decoder underflow range

#define XRFDC_DEC_ISR_SUBADC_MASK   0x000000FFU

subadc decoder Mask

Referenced by XRFdc_GetIntrStatus().

#define XRFDC_DEC_MOD_MASK   0x00000007U

Decimation mode Mask.

#define XRFDC_DEC_MOD_MASK_EXT   0x0000003FU

Decimation mode Mask.

#define XRFDC_DIGI_ANALOG_SHIFT4   4U

Register bits Shift, Width Masks.

#define XRFDC_DIGITAL_PATH_ENABLED_SHIFT   16U

Shift to the digital path bits.

Referenced by XRFdc_IsADCDigitalPathEnabled(), and XRFdc_IsDACDigitalPathEnabled().

#define XRFDC_DSA_UPDT_OFFSET   0x254U

ADC DSA Update Trigger REgister.

Referenced by XRFdc_SetDSA().

#define XRFDC_EN_I_IQ_MASK   0x00000003U

Enable fine mixer multipliers on IQ i/p for I output.

Referenced by XRFdc_GetMixerSettings().

#define XRFDC_EN_INTR_ADC_TILE0_MASK   0x00000010U

ADC Tile0 interrupt enable mask.

Referenced by XRFdc_IntrHandler().

#define XRFDC_EN_INTR_ADC_TILE1_MASK   0x00000020U

ADC Tile1 interrupt enable mask.

Referenced by XRFdc_IntrHandler().

#define XRFDC_EN_INTR_ADC_TILE2_MASK   0x00000040U

ADC Tile2 interrupt enable mask.

Referenced by XRFdc_IntrHandler().

#define XRFDC_EN_INTR_ADC_TILE3_MASK   0x00000080U

ADC Tile3 interrupt enable mask.

Referenced by XRFdc_IntrHandler().

#define XRFDC_EN_INTR_DAC_TILE0_MASK   0x00000001U

DAC Tile0 interrupt enable mask.

Referenced by XRFdc_IntrHandler().

#define XRFDC_EN_INTR_DAC_TILE1_MASK   0x00000002U

DAC Tile1 interrupt enable mask.

Referenced by XRFdc_IntrHandler().

#define XRFDC_EN_INTR_DAC_TILE2_MASK   0x00000004U

DAC Tile2 interrupt enable mask.

Referenced by XRFdc_IntrHandler().

#define XRFDC_EN_INTR_DAC_TILE3_MASK   0x00000008U

DAC Tile3 interrupt enable mask.

Referenced by XRFdc_IntrHandler().

#define XRFDC_EN_INTR_SLICE0_MASK   0x00000001U

slice0 interrupt enable mask

Referenced by XRFdc_IntrHandler().

#define XRFDC_EN_INTR_SLICE1_MASK   0x00000002U

slice1 interrupt enable mask

Referenced by XRFdc_IntrHandler().

#define XRFDC_EN_INTR_SLICE2_MASK   0x00000004U

slice2 interrupt enable mask

Referenced by XRFdc_IntrHandler().

#define XRFDC_EN_INTR_SLICE3_MASK   0x00000008U

slice3 interrupt enable mask

Referenced by XRFdc_IntrHandler().

#define XRFDC_EN_INTR_SLICE_MASK   0x0000000FU

Slice intr mask.

#define XRFDC_EN_INVSINC_MASK   0x00000001U

invsinc enable mask

Referenced by XRFdc_GetInvSincFIR(), and XRFdc_SetInvSincFIR().

#define XRFDC_EN_MB_MASK   0x00000008U

multi-band adder mask

#define XRFDC_EN_Q_IQ_MASK   0x0000000CU

Enable fine mixer multipliers on IQ i/p for Q output.

Referenced by XRFdc_GetMixerSettings().

#define XRFDC_FAB_CLK_DIV_CAL_MASK   0x000000F0U

clk div cal mask

Referenced by XRFdc_SetDataPathMode().

#define XRFDC_FAB_CLK_DIV_MASK   0x0000000FU

clk div mask

Referenced by XRFdc_GetFabClkOutDiv(), and XRFdc_SetFabClkOutDiv().

#define XRFDC_FAB_IMR_MARGIND_OVR_MASK   0x00000004U

Marginal-indicator overlap (overflow)

#define XRFDC_FAB_IMR_MARGIND_UND_MASK   0x00000008U

Marginal-indicator overlap (underflow)

#define XRFDC_FAB_IMR_USRDAT_MASK   0x00000003U

User-data overlap Mask.

#define XRFDC_FAB_IMR_USRDAT_OVR_MASK   0x00000001U

User-data overlap- data written faster than read (overflow)

#define XRFDC_FAB_IMR_USRDAT_UND_MASK   0x00000002U

User-data overlap- data read faster than written (underflow)

#define XRFDC_FAB_ISR_MARGIND_OVR_MASK   0x00000004U

Marginal-indicator overlap (overflow)

#define XRFDC_FAB_ISR_MARGIND_UND_MASK   0x00000008U

Marginal-indicator overlap (underflow)

#define XRFDC_FAB_ISR_USRDAT_MASK   0x00000003U

User-data overlap Mask.

#define XRFDC_FAB_ISR_USRDAT_OVR_MASK   0x00000001U

User-data overlap- data written faster than read (overflow)

#define XRFDC_FAB_ISR_USRDAT_UND_MASK   0x00000002U

User-data overlap- data read faster than written (underflow)

#define XRFDC_FAB_RATE_RD_SHIFT   8U

Fabric Read shift.

Referenced by XRFdc_SetDataPathMode().

#define XRFDC_FAB_RD_PTR_OFFST_MASK   0x0000003FU

FIFO read pointer offset for interface de-skew.

#define XRFDC_FEND_DAT_CTRL_MASK   0x000000FFU

raw data and cal coefficient to be streamed to memory

#define XRFDC_FIFO_ACTL_OF_MASK   0x00000010U

DAC Actual overflow.

#define XRFDC_FIFO_ACTL_UF_MASK   0x00000020U

DAC Actual underflow.

#define XRFDC_FIFO_EN_MASK   0x00000001U

FIFO enable/disable mask.

Referenced by XRFdc_GetFIFOStatusInt().

#define XRFDC_FIFO_EN_OBS_MASK   0x00000002U

FIFO OBS enable/disable mask.

Referenced by XRFdc_GetFIFOStatusInt().

#define XRFDC_FIFO_EN_OBS_SHIFT   1U

FIFO OBS enable/disable shift.

Referenced by XRFdc_GetFIFOStatusInt().

#define XRFDC_FIFO_ENABLE   0x230U

FIFO Enable and Disable.

Referenced by XRFdc_GetFIFOStatusInt().

#define XRFDC_FIFO_LTNCY_DIS_MASK   0x000000010U

Disable FIFO Latency measurement.

#define XRFDC_FIFO_LTNCY_DONE_MASK   0x00008000U

Latency measurement done flag.

#define XRFDC_FIFO_LTNCY_KEY_MASK   0x00004000U

Latency measurement result identification key.

#define XRFDC_FIFO_LTNCY_PRD_MASK   0x00000007U

Set FIFO Latency measurement period.

#define XRFDC_FIFO_LTNCY_RES_MASK   0x00000FFFU

Latency measurement result.

#define XRFDC_FIFO_LTNCY_RESTRT_MASK   0x00000008U

Restart FIFO Latency measurement.

#define XRFDC_FIFO_MRGN_OF_MASK   0x00000004U

Marginal overflow.

#define XRFDC_FIFO_MRGN_UF_MASK   0x00000008U

Marginal underflow.

#define XRFDC_FIFO_USRD_OF_MASK   0x00000001U

User data overflow.

#define XRFDC_FIFO_USRD_UF_MASK   0x00000002U

User data underflow.

#define XRFDC_FINE_MIX_SCALE_MASK   0x00000010U

NCO output scale.

Referenced by XRFdc_GetMixerSettings(), and XRFdc_SetMixerSettings().

#define XRFDC_HSCOM_CLK_DIV_OFFSET   0xB0

Fabric clk out divider.

Referenced by XRFdc_GetFabClkOutDiv(), XRFdc_SetDataPathMode(), and XRFdc_SetFabClkOutDiv().

#define XRFDC_HSCOM_CLK_DSTR_MASK   0xC788U

Clock Distribution Register.

Referenced by XRFdc_SetClkDistribution().

#define XRFDC_HSCOM_CLK_DSTR_MASK_ALT   0x1870U

Clock Distribution Register for Intratile.

#define XRFDC_HSCOM_CLK_DSTR_OFFSET   0x088U

Clock Distribution Register.

Referenced by XRFdc_DynamicPLLConfig(), XRFdc_GetClkDistribution(), and XRFdc_SetClkDistribution().

#define XRFDC_HSCOM_FIFO_START_OBS_EN_MASK   0x00000200U

invsinc enable mask

#define XRFDC_HSCOM_FIFO_START_OBS_EN_SHIFT   9U

invsinc mode mask

#define XRFDC_HSCOM_FIFO_START_OBS_OFFSET   0x0BCU

FIFO Obs Start register common along tile.

#define XRFDC_HSCOM_FIFO_START_OFFSET   0x0C0U

FIFO Start register tommon along tile.

#define XRFDC_HSCOM_FIFO_START_TDD_OFFSET (   X)
Value:
((X == 0) ? \
#define XRFDC_HSCOM_FIFO_START_OFFSET
FIFO Start register tommon along tile.
Definition: xrfdc_hw.h:411
#define XRFDC_HSCOM_FIFO_START_OBS_OFFSET
FIFO Obs Start register common along tile.
Definition: xrfdc_hw.h:412

FIFO Start (or OBS) register common along tile TDD Selected.

#define XRFDC_HSCOM_NETWORK_CTRL1_MASK   0x02FU

Clock Network Register Mask for IntraTile.

#define XRFDC_HSCOM_PWR_OFFSET   0x094

Control register during power-up sequence.

#define XRFDC_HSCOM_PWR_STATE_MASK   0x0000FFFFU

powerup state mask

#define XRFDC_HSCOM_PWR_STATE_OFFSET   0xB4

Check powerup state.

Referenced by XRFdc_DynamicPLLConfig().

#define XRFDC_HSCOM_UPDT_DYN_OFFSET   0x0B8

Trigger the update dynamic event.

Referenced by XRFdc_UpdateEvent().

#define XRFDC_I_IQ_COS_MINSIN   0x00000C00U

Select NCO phases for I output.

#define XRFDC_INTERP_MODE_I_MASK   0x00000007U

Interp filter I.

Referenced by XRFdc_GetInterpolationFactor().

#define XRFDC_INTERP_MODE_I_MASK_EXT   0x0000003FU

Interp filter I.

Referenced by XRFdc_GetInterpolationFactor(), and XRFdc_SetDataPathMode().

#define XRFDC_INTERP_MODE_MASK   0x00000077U

Interp filter mask.

Referenced by XRFdc_SetInterpolationFactor().

#define XRFDC_INTERP_MODE_MASK_EXT   0x00003F3FU

Interp filter mask.

Referenced by XRFdc_SetDataPathMode(), and XRFdc_SetInterpolationFactor().

#define XRFDC_INTERP_MODE_Q_SHIFT   4U

Interp mode Q shift.

Referenced by XRFdc_SetInterpolationFactor().

#define XRFDC_INTERP_MODE_Q_SHIFT_EXT   8U

Interp mode Q shift.

Referenced by XRFdc_SetInterpolationFactor().

#define XRFDC_INTR_CMODE_OVR_MASK   0x00040000U

Common mode OV mask.

Referenced by XRFdc_GetIntrStatus().

#define XRFDC_INTR_CMODE_UNDR_MASK   0x00080000U

Common mode UV mask.

Referenced by XRFdc_GetIntrStatus().

#define XRFDC_INTR_COMMON_MASK   0x00000010U

Common interrupt enable mask.

Referenced by XRFdc_GetIntrStatus(), and XRFdc_IntrHandler().

#define XRFDC_INTR_DAT_OVR_MASK   0x00004000U

Data OF mask.

Referenced by XRFdc_GetIntrStatus().

#define XRFDC_INTR_ENABLE   0x204U

Intr enable register.

Referenced by XRFdc_GetEnabledInterrupts(), XRFdc_IntrDisable(), and XRFdc_IntrEnable().

#define XRFDC_INTR_FIFO_OVR_MASK   0x00008000U

FIFO OF mask.

Referenced by XRFdc_GetIntrStatus().

#define XRFDC_INTR_OVR_RANGE_MASK   0x00000008U

Over Range interrupt mask.

Referenced by XRFdc_GetIntrStatus().

#define XRFDC_INTR_OVR_VOLTAGE_MASK   0x00000004U

Over Voltage interrupt mask.

Referenced by XRFdc_GetIntrStatus().

#define XRFDC_INTR_STS   0x200U

Intr status register.

Referenced by XRFdc_GetIntrStatus(), and XRFdc_IntrHandler().

#define XRFDC_MB_CFG_MASK   0x000001FFU

MB config mask.

#define XRFDC_MB_CONFIG_OFFSET   0x308U

Multiband Config status.

Referenced by XRFdc_GetConnectedIQData(), and XRFdc_GetMultibandConfig().

#define XRFDC_MB_EN_4X_MASK   0x00000100U

Enable 4X MB mask.

#define XRFDC_MC_CFG0_MIX_MODE_MASK   0x00000002U

Enable Mixing mode.

Referenced by XRFdc_GetNyquistZone(), and XRFdc_SetNyquistZone().

#define XRFDC_MC_CFG0_MIX_MODE_SHIFT   1U

Mix mode shift.

Referenced by XRFdc_GetNyquistZone().

#define XRFDC_MIX_CFG0_MASK   0x00000FFFU

Mixer Config0 Mask.

Referenced by XRFdc_GetMixerSettings().

#define XRFDC_MIX_CFG1_MASK   0x00000FFFU

Mixer Config0 Mask.

Referenced by XRFdc_GetMixerSettings().

#define XRFDC_MIX_I_DAT_WRD0_MASK   0x00000007U

Output data word[0] of I channel.

#define XRFDC_MIX_I_DAT_WRD1_MASK   0x00000038U

Output data word[1] of I channel.

#define XRFDC_MIX_I_DAT_WRD2_MASK   0x000001C0U

Output data word[2] of I channel.

#define XRFDC_MIX_I_DAT_WRD3_MASK   0x00000E00U

Output data word[3] of I channel.

#define XRFDC_MIX_Q_DAT_WRD0_MASK   0x00000007U

Output data word[0] of Q channel.

#define XRFDC_MIX_Q_DAT_WRD1_MASK   0x00000038U

Output data word[1] of Q channel.

#define XRFDC_MIX_Q_DAT_WRD2_MASK   0x000001C0U

Output data word[2] of Q channel.

#define XRFDC_MIX_Q_DAT_WRD3_MASK   0x00000E00U

Output data word[3] of Q channel.

#define XRFDC_MIXER_MODE_C2C_MASK   0x0000000FU

Mixer mode C2C Mask.

#define XRFDC_MIXER_MODE_C2R_MASK   0x00000003U

Mixer mode C2R Mask.

#define XRFDC_MIXER_MODE_OFF_MASK   0x00000000U

Mixer mode OFF Mask.

#define XRFDC_MIXER_MODE_R2C_MASK   0x00000005U

Mixer mode R2C Mask.

#define XRFDC_MODE_INVSINC_MASK   0x00000003U

invsinc mode mask

Referenced by XRFdc_GetInvSincFIR(), and XRFdc_SetInvSincFIR().

#define XRFDC_MXR_MODE_OFFSET   0x088U

ADC/DAC mixer mode Register.

Referenced by XRFdc_GetMixerSettings(), and XRFdc_SetMixerSettings().

#define XRFDC_NCO_FQWD_LOW_MASK   0x0000FFFFU

NCO Phase increment[15:0].

#define XRFDC_NCO_FQWD_MASK   0x0000FFFFFFFFFFFFU

NCO Freq offset[48:0].

Referenced by XRFdc_GetMixerSettings().

#define XRFDC_NCO_FQWD_MID_MASK   0x0000FFFFU

NCO Phase increment[31:16].

Referenced by XRFdc_SetMixerSettings().

#define XRFDC_NCO_FQWD_MID_SHIFT   16U

Freq Word Mid shift.

Referenced by XRFdc_GetMixerSettings(), and XRFdc_SetMixerSettings().

#define XRFDC_NCO_FQWD_UPP_MASK   0x0000FFFFU

NCO Phase increment[47:32].

Referenced by XRFdc_SetMixerSettings().

#define XRFDC_NCO_FQWD_UPP_SHIFT   32U

Freq Word upper shift.

Referenced by XRFdc_GetMixerSettings(), and XRFdc_SetMixerSettings().

#define XRFDC_NCO_PHASE_LOW_MASK   0x0000FFFFU

NCO Phase offset[15:0].

#define XRFDC_NCO_PHASE_LOW_OFFSET   0x0A4U

ADC/DAC NCO Phase[15:0] Register.

Referenced by XRFdc_GetMixerSettings(), and XRFdc_SetMixerSettings().

#define XRFDC_NCO_PHASE_MASK   0x0003FFFFU

NCO Phase offset[17:0].

Referenced by XRFdc_GetMixerSettings().

#define XRFDC_NCO_PHASE_MOD_4PHASE   0x00000003U

NCO output 4 successive phase.

#define XRFDC_NCO_PHASE_MOD_EVEN   0x00000001U

NCO output even phase.

Referenced by XRFdc_SetMixerSettings().

#define XRFDC_NCO_PHASE_MOD_MASK   0x00000003U

NCO mode of operation mask.

#define XRFDC_NCO_PHASE_MODE_ODD   0x00000002U

NCO output odd phase.

Referenced by XRFdc_SetMixerSettings().

#define XRFDC_NCO_PHASE_RST_MASK   0x00000001U

Reset NCO Phase of current slice.

Referenced by XRFdc_ResetNCOPhase().

#define XRFDC_NCO_PHASE_UPP_MASK   0x00000003U

NCO Phase offset[17:16].

Referenced by XRFdc_SetMixerSettings().

#define XRFDC_NCO_PHASE_UPP_OFFSET   0x0A0U

ADC/DAC NCO Phase[17:16] Register.

Referenced by XRFdc_GetMixerSettings(), and XRFdc_SetMixerSettings().

#define XRFDC_NCO_PHASE_UPP_SHIFT   16U

NCO phase upper shift.

Referenced by XRFdc_GetMixerSettings(), and XRFdc_SetMixerSettings().

#define XRFDC_NCO_RST_OFFSET   0x090U

ADC/DAC NCO Phase Reset Register.

Referenced by XRFdc_ResetNCOPhase().

#define XRFDC_NCO_UPDT_DLY_MASK   0x00001FF8U

delay in clk_dp cycles in application of event after arrival

#define XRFDC_NCO_UPDT_MODE_FABRIC   0x00000005U

NCO event source selection is fabric.

#define XRFDC_NCO_UPDT_MODE_GRP   0x00000000U

NCO event source selection is Group.

#define XRFDC_NCO_UPDT_MODE_MARKER   0x00000004U

NCO event source selection is Marker.

#define XRFDC_NCO_UPDT_MODE_MASK   0x00000007U

NCO event source selection mask.

Referenced by XRFdc_GetMixerSettings(), XRFdc_SetMixerSettings(), and XRFdc_UpdateEvent().

#define XRFDC_NCO_UPDT_MODE_SLICE   0x00000001U

NCO event source selection is slice.

#define XRFDC_NCO_UPDT_MODE_SYSREF   0x00000003U

NCO event source selection is Sysref.

#define XRFDC_NCO_UPDT_MODE_TILE   0x00000002U

NCO event source selection is tile.

#define XRFDC_NCO_UPDT_OFFSET   0x08CU

ADC/DAC NCO Update mode Register.

Referenced by XRFdc_GetMixerSettings(), XRFdc_SetMixerSettings(), and XRFdc_UpdateEvent().

#define XRFDC_NCO_UPDT_RST_DLY_MASK   0x0000D000U

optional delay on the NCO phase reset delay

#define XRFDC_PATH_ENABLED_TILE_SHIFT   4U

A shift to get to the correct tile for the path.

Referenced by XRFdc_IsADCBlockEnabled(), XRFdc_IsADCDigitalPathEnabled(), XRFdc_IsDACBlockEnabled(), and XRFdc_IsDACDigitalPathEnabled().

#define XRFDC_PLL_CHARGEPUMP   0x48U

PLL bits for charge pumps.

#define XRFDC_PLL_CRS1   0x28U

PLL bits for coarse frequency control LSB.

#define XRFDC_PLL_CRS1_VCO_SEL_MASK   0x00008001U

VCO SEL Mask.

#define XRFDC_PLL_CRS2   0x2CU

PLL bits for coarse frequency control MSB.

#define XRFDC_PLL_DIVIDER0   0x30U

PLL Output Divider LSB register.

Referenced by XRFdc_DynamicPLLConfig(), XRFdc_GetClockSource(), and XRFdc_GetPLLConfig().

#define XRFDC_PLL_DIVIDER0_ALT_MASK   0xC00U

PLL Output Divider Register Mask for IntraTile.

#define XRFDC_PLL_DIVIDER0_BYPDIV_MASK   0x400U

PLL Output Divider Register Mask for IntraTile.

#define XRFDC_PLL_DIVIDER0_BYPPLL_MASK   0x800U

PLL Output Divider Register Mask for IntraTile.

#define XRFDC_PLL_DIVIDER1   0x34U

PLL Output Divider MSB register.

#define XRFDC_PLL_FPDIV   0x5CU

PLL Feedback Divider register.

Referenced by XRFdc_GetPLLConfig().

#define XRFDC_PLL_FREQ   0x300U

PLL output frequency (before divider) register.

Referenced by XRFdc_DynamicPLLConfig(), and XRFdc_GetPLLConfig().

#define XRFDC_PLL_FS   0x304U

Sampling rate register.

Referenced by XRFdc_DynamicPLLConfig(), and XRFdc_GetPLLConfig().

#define XRFDC_PLL_LOCKED_MASK   0x00000008U

PLL Locked mask.

Referenced by XRFdc_GetIPStatus(), and XRFdc_GetPLLLockStatus().

#define XRFDC_PLL_LOCKED_SHIFT   3U

PLL locked shift.

Referenced by XRFdc_GetIPStatus().

#define XRFDC_PLL_LPF0   0x4CU

PLL bits for loop filters LSB.

#define XRFDC_PLL_LPF1   0x50U

PLL bits for loop filters MSB.

#define XRFDC_PLL_REFDIV   0x40U

PLL Reference Divider register.

Referenced by XRFdc_GetPLLConfig().

#define XRFDC_PLL_REFDIV_MASK   0x0E0U

PLL Reference Divider Register Mask for IntraTile.

#define XRFDC_PLL_SDM_CFG0   0x00U

PLL Configuration bits for sdm.

#define XRFDC_PLL_SDM_SEED0   0x18U

PLL Bits for sdm LSB.

#define XRFDC_PLL_SDM_SEED1   0x1CU

PLL Bits for sdm MSB.

#define XRFDC_PLL_SPARE0   0x38U

PLL spare inputs LSB.

#define XRFDC_PLL_SPARE1   0x3CU

PLL spare inputs MSB.

#define XRFDC_PLL_VCO0   0x54U

PLL bits for coltage controlled oscillator LSB.

#define XRFDC_PLL_VCO1   0x58U

PLL bits for coltage controlled oscillator MSB.

#define XRFDC_PLL_VCO_SEL_AUTO_MASK   0x00008000U

VCO Auto SEL Mask.

#define XRFDC_PLL_VREG   0x44U

PLL bits for voltage regulator.

PLL voltage regulator.

#define XRFDC_PLL_VREG   0x44U

PLL bits for voltage regulator.

PLL voltage regulator.

#define XRFDC_PWR_STATE_MASK   0x0000FFFFU

State mask.

Referenced by XRFdc_DynamicPLLConfig(), and XRFdc_SetClkDistribution().

#define XRFDC_PWR_UP_STAT_MASK   0x00000004U

Power Up state mask.

Referenced by XRFdc_DynamicPLLConfig(), and XRFdc_GetIPStatus().

#define XRFDC_PWR_UP_STAT_SHIFT   2U

PowerUp status shift.

Referenced by XRFdc_DynamicPLLConfig(), and XRFdc_GetIPStatus().

#define XRFDC_Q_IQ_SIN_COS   0x00001000U

Select NCO phases for Q output.

#define XRFDC_QMC_CFG_EN_GAIN_MASK   0x00000001U

enable QMC gain correction mask

Referenced by XRFdc_GetQMCSettings(), and XRFdc_SetQMCSettings().

#define XRFDC_QMC_CFG_EN_PHASE_MASK   0x00000002U

enable QMC Phase correction mask

Referenced by XRFdc_GetQMCSettings(), and XRFdc_SetQMCSettings().

#define XRFDC_QMC_CFG_OFFSET   0x0CCU

ADC/DAC QMC Config Register.

Referenced by XRFdc_GetQMCSettings(), and XRFdc_SetQMCSettings().

#define XRFDC_QMC_CFG_PHASE_SHIFT   1U

QMC config phase shift.

Referenced by XRFdc_GetQMCSettings(), and XRFdc_SetQMCSettings().

#define XRFDC_QMC_GAIN_CRCTN_MASK   0x00003FFFU

QMC gain correction factor.

Referenced by XRFdc_GetQMCSettings(), and XRFdc_SetQMCSettings().

#define XRFDC_QMC_GAIN_OFFSET   0x0D4U

ADC/DAC QMC Gain Correction Register.

Referenced by XRFdc_GetQMCSettings(), and XRFdc_SetQMCSettings().

#define XRFDC_QMC_OFF_OFFSET   0x0D0U

ADC/DAC QMC Offset Correction Register.

Referenced by XRFdc_GetQMCSettings(), and XRFdc_SetQMCSettings().

#define XRFDC_QMC_OFFST_CRCTN_MASK   0x00000FFFU

QMC offset correction factor.

Referenced by XRFdc_GetQMCSettings(), and XRFdc_SetQMCSettings().

#define XRFDC_QMC_OFFST_CRCTN_SIGN_MASK   0x00000800

QMC offset correction factor sign bit.

Referenced by XRFdc_GetQMCSettings().

#define XRFDC_QMC_PHASE_CRCTN_MASK   0x00000FFFU

QMC phase correction factor.

Referenced by XRFdc_GetQMCSettings(), and XRFdc_SetQMCSettings().

#define XRFDC_QMC_PHASE_CRCTN_SIGN_MASK   0x00000800

QMC phase correction factor sign bit.

Referenced by XRFdc_GetQMCSettings().

#define XRFDC_QMC_PHASE_OFFSET   0x0D8U

ADC/DAC QMC Phase Correction Register.

Referenced by XRFdc_GetQMCSettings(), and XRFdc_SetQMCSettings().

#define XRFDC_QMC_UPDT_DLY_MASK   0x00001FF8U

delay in clk_dp cycles in application of event after arrival

#define XRFDC_QMC_UPDT_MODE_FABRIC   0x00000005U

QMC event source selection is fabric.

#define XRFDC_QMC_UPDT_MODE_GRP   0x00000000U

QMC event source selection is group.

#define XRFDC_QMC_UPDT_MODE_MARKER   0x00000004U

QMC event source selection is Marker.

#define XRFDC_QMC_UPDT_MODE_MASK   0x00000007U
#define XRFDC_QMC_UPDT_MODE_SLICE   0x00000001U

QMC event source selection is slice.

#define XRFDC_QMC_UPDT_MODE_SYSREF   0x00000003U

QMC event source selection is Sysref.

#define XRFDC_QMC_UPDT_MODE_TILE   0x00000002U

QMC event source selection is tile.

#define XRFDC_QMC_UPDT_OFFSET   0x0C8U

ADC/DAC QMC Update Mode Register.

Referenced by XRFdc_GetQMCSettings(), XRFdc_SetQMCSettings(), and XRFdc_UpdateEvent().

#define XRFdc_ReadReg (   InstancePtr,
  BaseAddress,
  RegOffset 
)    XRFdc_In32((InstancePtr->io), ((u32)BaseAddress + (u32)RegOffset))

Read a register.

Parameters
InstancePtris a pointer to the XRfdc instance.
BaseAddresscontains the base address of the device.
RegOffsetcontains the offset from the 1st register of the device to the target register.
Returns
The value read from the register.
Note
C-Style signature: u32 XRFdc_ReadReg(XRFdc *InstancePtr, u32 BaseAddress. int RegOffset)

Referenced by XRFdc_CheckTileEnabled(), XRFdc_CustomStartUp(), XRFdc_DynamicPLLConfig(), XRFdc_GetConnectedIQData(), XRFdc_GetEnabledInterrupts(), XRFdc_GetIntrStatus(), XRFdc_GetMTSEnable(), XRFdc_GetMultibandConfig(), XRFdc_GetPLLConfig(), XRFdc_IntrDisable(), XRFdc_IntrEnable(), XRFdc_IsADCBlockEnabled(), XRFdc_IsADCDigitalPathEnabled(), XRFdc_IsDACBlockEnabled(), XRFdc_IsDACDigitalPathEnabled(), and XRFdc_MultiConverter_Sync().

#define XRFdc_ReadReg16 (   InstancePtr,
  BaseAddress,
  RegOffset 
)    XRFdc_In16((InstancePtr->io), ((u32)RegOffset + (u32)BaseAddress))

Read a register.

Parameters
InstancePtris a pointer to the XRfdc instance.
BaseAddresscontains the base address of the device.
RegOffsetcontains the offset from the 1st register of the device to the target register.
Returns
The value read from the register.
Note
C-Style signature: u16 XRFdc_ReadReg16(XRFdc *InstancePtr, u32 BaseAddress. int RegOffset)

Referenced by XRFdc_ClrReg(), XRFdc_ClrSetReg(), XRFdc_DynamicPLLConfig(), XRFdc_GetClkDistribution(), XRFdc_GetClockSource(), XRFdc_GetCoarseDelaySettings(), XRFdc_GetDSA(), XRFdc_GetEnabledInterrupts(), XRFdc_GetIntrStatus(), XRFdc_GetIPStatus(), XRFdc_GetMixerSettings(), XRFdc_GetPLLConfig(), XRFdc_GetSignalDetector(), XRFdc_GetThresholdSettings(), XRFdc_IntrEnable(), XRFdc_IntrHandler(), XRFdc_RDReg(), XRFdc_SetCalibrationMode(), XRFdc_SetInterpolationFactor(), XRFdc_SetMixerSettings(), XRFdc_SetNyquistZone(), and XRFdc_SetThresholdClrMode().

#define XRFdc_ReadReg64 (   InstancePtr,
  BaseAddress,
  RegOffset 
)    XRFdc_In64(InstancePtr->io, ((u32)RegOffset + (u32)BaseAddress))

Read a register.

Parameters
InstancePtris a pointer to the XRfdc instance.
BaseAddresscontains the base address of the device.
RegOffsetcontains the offset from the 1st register of the device to the target register.
Returns
The value read from the register.
Note
C-Style signature: u32 XRFdc_ReadReg64(XRFdc *InstancePtr. u32 BaseAddress, s32 RegOffset)
#define XRFdc_ReadReg8 (   InstancePtr,
  BaseAddress,
  RegOffset 
)    XRFdc_In8((InstancePtr->io), ((u32)RegOffset + (u32)BaseAddress))

Read a register.

Parameters
InstancePtris a pointer to the XRfdc instance.
BaseAddresscontains the base address of the device.
RegOffsetcontains the offset from the 1st register of the device to the target register.
Returns
The value read from the register.
Note
C-Style signature: u8 XRFdc_ReadReg8(XRFdc *InstancePtr, u32 BaseAddress. int RegOffset)
#define XRFDC_REFCLK_DIV_1_MASK   0x10U

Mask for Div1.

#define XRFDC_REFCLK_DIV_2_MASK   0x0U

Mask for Div2.

Referenced by XRFdc_GetPLLConfig().

#define XRFDC_REFCLK_DIV_3_MASK   0x1U

Mask for Div3.

Referenced by XRFdc_GetPLLConfig().

#define XRFDC_REFCLK_DIV_4_MASK   0x2U

Mask for Div4.

Referenced by XRFdc_GetPLLConfig().

#define XRFDC_RESET_OFFSET   0x00U

Tile reset register.

#define XRFDC_RESTART_MASK   0x00000001U

Restart bit mask.

Referenced by XRFdc_DynamicPLLConfig(), and XRFdc_SetClkDistribution().

#define XRFDC_RESTART_OFFSET   0x04U

Tile restart register.

Referenced by XRFdc_DynamicPLLConfig(), and XRFdc_SetClkDistribution().

#define XRFDC_RESTART_STATE_OFFSET   0x08U

Tile restart state register.

Referenced by XRFdc_DynamicPLLConfig(), and XRFdc_SetClkDistribution().

#define XRFDC_RSR_START_SHIFT   8U

Start state shift.

Referenced by XRFdc_DynamicPLLConfig(), and XRFdc_SetClkDistribution().

#define XRFDC_RX_MC_CFG0_CM_MASK   0x00000040U

Coupling mode mask.

Referenced by XRFdc_GetLinkCoupling().

#define XRFDC_RX_MC_CFG0_IM3_DITH_MASK   0x00000020U

IM3 Dither Enable mode mask.

Referenced by XRFdc_GetDither(), and XRFdc_SetDither().

#define XRFDC_RX_MC_CFG0_IM3_DITH_SHIFT   5U

IM3 Dither Enable mode shift.

Referenced by XRFdc_SetDither().

#define XRFDC_RX_MC_CFG0_MASK   0x0000FFFFU

RX MC config0.

#define XRFDC_RX_MC_CFG1_MASK   0x0000FFFFU

RX MC Config1.

#define XRFDC_RX_MC_CFG2_MASK   0x0000FFFFU

RX MC Config2.

#define XRFDC_RX_MC_PWRDWN_MASK   0x0000FFFFU

RX MC power down.

#define XRFDC_RX_PR_MC_CFG0_IDIV_MASK   0x00000010U

RX Pair MC Config0.

Referenced by XRFdc_DynamicPLLConfig().

#define XRFDC_RX_PR_MC_CFG0_MASK   0x0000FFFFU

RX Pair MC Config0.

#define XRFDC_RX_PR_MC_CFG0_PSNK_MASK   0x00002000U

RX Pair MC Config0.

Referenced by XRFdc_DynamicPLLConfig().

#define XRFDC_RX_PR_MC_CFG1_MASK   0x0000FFFFU

RX Pair MC Config1.

#define XRFDC_SEL_CB_TO_DECI_MASK   0x00000020U

Control crossbar switch that select the data to decimation filter.

#define XRFDC_SEL_CB_TO_MIX0_MASK   0x0000000CU

Control crossbar switch that select the data to mixer block mux0.

#define XRFDC_SEL_CB_TO_MIX0_SHIFT   2U

Crossbar Mixer0 shift.

#define XRFDC_SEL_CB_TO_MIX1_MASK   0x00000003U

Control crossbar switch that select the data to mixer block mux1.

Referenced by XRFdc_GetConnectedIQData().

#define XRFDC_SEL_CB_TO_QMC_MASK   0x00000010U

Control crossbar switch that select the data to QMC.

#define XRFDC_SEL_I_IQ_MASK   0x00000F00U

Select NCO phases for I output.

#define XRFDC_SEL_Q_IQ_MASK   0x0000F000U

Select NCO phases for Q output.

#define XRFDC_STATUS_OFFSET   0x228U

Common status register.

Referenced by XRFdc_DynamicPLLConfig(), XRFdc_GetIPStatus(), and XRFdc_GetPLLLockStatus().

#define XRFDC_SUBDRP_ADC0_ADDR_MASK   0x000000FFU

sub-drp0 address

#define XRFDC_SUBDRP_ADC0_DAT_MASK   0x0000FFFFU

sub-drp0 data for read or write transaction

#define XRFDC_SUBDRP_ADC1_ADDR_MASK   0x000000FFU

sub-drp1 address

#define XRFDC_SUBDRP_ADC1_DAT_MASK   0x0000FFFFU

sub-drp1 data for read or write transaction

#define XRFDC_SUBDRP_ADC2_ADDR_MASK   0x000000FFU

sub-drp2 address

#define XRFDC_SUBDRP_ADC2_DAT_MASK   0x0000FFFFU

sub-drp2 data for read or write transaction

#define XRFDC_SUBDRP_ADC3_ADDR_MASK   0x000000FFU

sub-drp3 address

#define XRFDC_SUBDRP_ADC3_DAT_MASK   0x0000FFFFU

sub-drp3 data for read or write transaction

#define XRFDC_SWITCH_MTRX_MASK   0x0000003FU

Switch matrix mask.

#define XRFDC_TDD_ADC_CFG_MASK   0x00007CFFU

All ADC TDD config bits.

#define XRFDC_TDD_CFG_MASK (   X)    ((X == 0) ? XRFDC_TDD_ADC_CFG_MASK : XRFDC_TDD_DAC_CFG_MASK)

All TDD config bits.

Referenced by XRFdc_SetPwrMode().

#define XRFDC_TDD_CTRL_MASK   0x0000001FU

All TDD control bits.

#define XRFDC_TDD_CTRL_MODE01_MASK   0x00000003U

The TDD mode control bits.

#define XRFDC_TDD_CTRL_MODE0_MASK   0x00000001U

The TDD control bit for Mode 0 config.

Referenced by XRFdc_GetPwrMode(), and XRFdc_SetPwrMode().

#define XRFDC_TDD_CTRL_MODE1_MASK   0x00000002U

The TDD control bit for Mode 1 config (unused)

#define XRFDC_TDD_CTRL_MODE1_SHIFT   1U

The TDD control bit for Mode 1 config (unused)

#define XRFDC_TDD_CTRL_OBS_EN_MASK   0x00000008U

The observation port enable.

#define XRFDC_TDD_CTRL_OBS_EN_SHIFT   3U

The observation port enable.

#define XRFDC_TDD_CTRL_RTP_MASK   0x00000004U

The IP RTS disable bit.

Referenced by XRFdc_GetPwrMode(), and XRFdc_SetPwrMode().

#define XRFDC_TDD_CTRL_RTP_OBS_MASK   0x00000010U

The IP RTS disable bit for the observation channel.

#define XRFDC_TDD_CTRL_RTP_OBS_SHIFT   4U

The IP RTS disable bit for the observation channel.

#define XRFDC_TDD_CTRL_RTP_SHIFT   2U

The IP RTS disable bit.

Referenced by XRFdc_GetPwrMode(), and XRFdc_SetPwrMode().

#define XRFDC_TDD_CTRL_SLICE_OFFSET (   X)    (0x260 + (X * 0x04U))

TDD control registers.

Referenced by XRFdc_GetPwrMode(), and XRFdc_SetPwrMode().

#define XRFDC_TDD_DAC_CFG_MASK   0x00003FFFU

All DAC TDD config bits.

#define XRFDC_TDD_MODE0_OFFSET (   X)    ((X == 0) ? XRFDC_ADC_TDD_MODE0_OFFSET : XRFDC_DAC_TDD_MODE0_OFFSET)

ADC TDD Mode 0 Configuration.

Referenced by XRFdc_SetPwrMode().

#define XRFDC_TI_DCB_CTRL0_MASK   0x0000FFFFU

TI DCB gain and offset correction.

#define XRFDC_TI_DCB_CTRL1_MASK   0x00001FFFU

TI DCB gain and offset correction.

#define XRFDC_TI_DCB_CTRL2_MASK   0x00001FFFU

TI DCB gain and offset correction.

#define XRFDC_TI_DCB_MODE_MASK   0x00007800U

TI DCB Mode mask.

Referenced by XRFdc_GetCalibrationMode(), and XRFdc_SetCalibrationMode().

#define XRFDC_TI_DCB_STS0_BG_MASK   0x0000FFFFU

DCB Status0 BG.

#define XRFDC_TI_DCB_STS0_FG_MASK   0x0000FFFFU

DCB Status0 FG.

#define XRFDC_TI_DCB_STS1_BG_MASK   0x0000FFFFU

DCB Status1 BG.

#define XRFDC_TI_DCB_STS1_FG_MASK   0x0000FFFFU

DCB Status1 FG.

#define XRFDC_TI_DCB_STS2_BG_MASK   0x0000FFFFU

DCB Status2 BG.

#define XRFDC_TI_DCB_STS2_FG_MASK   0x0000FFFFU

DCB Status2 FG.

#define XRFDC_TI_DCB_STS3_BG_MASK   0x0000FFFFU

DCB Status3 BG.

#define XRFDC_TI_DCB_STS3_FG_MASK   0x0000FFFFU

DCB Status3 FG.

#define XRFDC_TI_DCB_STS4_LSB_MASK   0x0000FFFFU

read the status of gcb acc0 lsb bits(subadc chan0)

#define XRFDC_TI_DCB_STS4_MSB_MASK   0x0000FFFFU

read the status of gcb acc0 msb bits(subadc chan0)

#define XRFDC_TI_DCB_STS5_LSB_MASK   0x0000FFFFU

read the status of gcb acc1 lsb bits(subadc chan1)

#define XRFDC_TI_DCB_STS5_MSB_MASK   0x0000FFFFU

read the status of gcb acc1 msb bits(subadc chan1)

#define XRFDC_TI_DCB_STS6_LSB_MASK   0x0000FFFFU

read the status of gcb acc2 lsb bits(subadc chan2)

#define XRFDC_TI_DCB_STS6_MSB_MASK   0x0000FFFFU

read the status of gcb acc2 msb bits(subadc chan2)

#define XRFDC_TI_DCB_STS7_LSB_MASK   0x0000FFFFU

read the status of gcb acc3 lsb bits(subadc chan3)

#define XRFDC_TI_DCB_STS7_MSB_MASK   0x0000FFFFU

read the status of gcb acc3 msb bits(subadc chan3)

#define XRFDC_TI_TISK_CHOP_EN_MASK   0x00000008U

enable chopping mode

#define XRFDC_TI_TISK_DBG_CTRL_MASK   0x0000F000U

Debug control.

#define XRFDC_TI_TISK_DBG_UPDT_RT_MASK   0x00001000U

Debug update rate.

#define XRFDC_TI_TISK_DITH_DLY_MASK   0x0000E000U

Programmable delay on dither path to match data path.

#define XRFDC_TI_TISK_EN_MASK   0x00000001U

Block Enable.

#define XRFDC_TI_TISK_MODE_MASK   0x00000002U

Mode (2G/4G)

#define XRFDC_TI_TISK_MU_CM_MASK   0x000000F0U

Constant mu_cm multiplying common mode path.

#define XRFDC_TI_TISK_MU_DF_MASK   0x00000F00U

Constant mu_df multiplying differential path.

#define XRFDC_TI_TISK_ZONE_MASK   0x00000004U

Specifies Nyquist zone.

Referenced by XRFdc_GetNyquistZone(), and XRFdc_SetNyquistZone().

#define XRFDC_TILE_RESET_MASK   0x00000001U

Tile reset mask.

#define XRFDC_TILES_ENABLED_OFFSET   0x00A0U

The tiles enabled in the design.

Referenced by XRFdc_CheckTileEnabled().

#define XRFDC_TISK_BYPASS0_MASK   0x00000080U

ByPass filter0.

#define XRFDC_TISK_BYPASS1_MASK   0x00008000U

Filter1 multiplying factor.

#define XRFDC_TISK_CHOP_EN_MASK   0x00000008U

enable chopping mode

#define XRFDC_TISK_DAC0_CODE_MASK   0x000000FFU

Code to correction DAC of subadc ch0 front end switch0.

#define XRFDC_TISK_DAC0_OVRID_EN_MASK   0x00008000U

override enable

#define XRFDC_TISK_DAC1_CODE_MASK   0x000000FFU

Code to correction DAC of subadc ch1 front end switch0.

#define XRFDC_TISK_DAC1_OVRID_EN_MASK   0x00008000U

override enable

#define XRFDC_TISK_DAC2_CODE_MASK   0x000000FFU

Code to correction DAC of subadc ch2 front end switch0.

#define XRFDC_TISK_DAC2_OVRID_EN_MASK   0x00008000U

override enable

#define XRFDC_TISK_DAC3_CODE_MASK   0x000000FFU

Code to correction DAC of subadc ch3 front end switch0.

#define XRFDC_TISK_DAC3_OVRID_EN_MASK   0x00008000U

override enable

#define XRFDC_TISK_DACP0_CODE_MASK   0x000000FFU

Code to correction DAC of subadc ch0 front end switch1.

#define XRFDC_TISK_DACP0_OVRID_EN_MASK   0x00008000U

override enable

#define XRFDC_TISK_DACP1_CODE_MASK   0x000000FFU

Code to correction DAC of subadc ch1 front end switch1.

#define XRFDC_TISK_DACP1_OVRID_EN_MASK   0x00008000U

override enable

#define XRFDC_TISK_DACP2_CODE_MASK   0x000000FFU

Code to correction DAC of subadc ch2 front end switch1.

#define XRFDC_TISK_DACP2_OVRID_EN_MASK   0x00008000U

override enable

#define XRFDC_TISK_DACP3_CODE_MASK   0x000000FFU

Code to correction DAC of subadc ch3 front end switch1.

#define XRFDC_TISK_DACP3_OVRID_EN_MASK   0x00008000U

override enable

#define XRFDC_TISK_DBG_CTRL_MASK   0x0000F000U

Debug control.

#define XRFDC_TISK_DBG_UPDT_RT_MASK   0x00001000U

Debug update rate.

#define XRFDC_TISK_DITH_DLY_MASK   0x0000E000U

Programmable delay on dither path to match data path.

#define XRFDC_TISK_DZ_MAX_VAL_MASK   0x0000FF00U

Deadzone max.

#define XRFDC_TISK_DZ_MIN_VAL_MASK   0x000000FFU

Deadzone min.

#define XRFDC_TISK_EN_MASK   0x00000001U

Block Enable.

#define XRFDC_TISK_MODE_MASK   0x00000002U

Mode (2G/4G)

#define XRFDC_TISK_MU0_MASK   0x0000000FU

Filter0 multiplying factor.

#define XRFDC_TISK_MU1_MASK   0x00000F00U

Filter1 multiplying factor.

#define XRFDC_TISK_MU_CM_MASK   0x000000F0U

Constant mu_cm multiplying common mode path.

#define XRFDC_TISK_MU_DF_MASK   0x00000F00U

Constant mu_df multiplying differential path.

#define XRFDC_TISK_SETTLE_MASK   0x000000FFU

Settling time following code update.

#define XRFDC_TISK_ZONE_MASK   0x00000004U

Specifies Nyquist zone.

#define XRFDC_TISK_ZONE_SHIFT   2U

Nyquist zone shift.

Referenced by XRFdc_GetNyquistZone().

#define XRFDC_TRSHD0_AVG_LOW_MASK   0x0000FFFFU

Threshold0 under Averaging[15:0].

#define XRFDC_TRSHD0_AVG_UPP_MASK   0x0000FFFFU

Threshold0 under Averaging[31:16].

#define XRFDC_TRSHD0_AVG_UPP_SHIFT   16U

Threshold0 Avg upper shift.

Referenced by XRFdc_GetThresholdSettings(), and XRFdc_SetThresholdSettings().

#define XRFDC_TRSHD0_CLR_MOD_MASK   0x00000004U

Clear mode.

Referenced by XRFdc_SetThresholdClrMode().

#define XRFDC_TRSHD0_EN_MOD_MASK   0x00000003U

Enable Threshold0 block.

Referenced by XRFdc_GetThresholdSettings(), and XRFdc_SetThresholdSettings().

#define XRFDC_TRSHD0_OVER_MASK   0x00003FFFU

Threshold0 under Threshold[13:0].

Referenced by XRFdc_GetThresholdSettings(), and XRFdc_SetThresholdSettings().

#define XRFDC_TRSHD0_STIKY_CLR_MASK   0x00000008U

Clear sticky bit.

Referenced by XRFdc_ThresholdStickyClear().

#define XRFDC_TRSHD0_UNDER_MASK   0x00003FFFU

Threshold0 under Threshold[13:0].

Referenced by XRFdc_GetThresholdSettings(), and XRFdc_SetThresholdSettings().

#define XRFDC_TRSHD1_AVG_LOW_MASK   0x0000FFFFU

Threshold1 under Averaging[15:0].

#define XRFDC_TRSHD1_AVG_UPP_MASK   0x0000FFFFU

Threshold1 under Averaging[31:16].

#define XRFDC_TRSHD1_AVG_UPP_SHIFT   16U

Threshold1 Avg upper shift.

Referenced by XRFdc_GetThresholdSettings(), and XRFdc_SetThresholdSettings().

#define XRFDC_TRSHD1_CLR_MOD_MASK   0x00000004U

Clear mode.

Referenced by XRFdc_SetThresholdClrMode().

#define XRFDC_TRSHD1_EN_MOD_MASK   0x00000003U

Enable Threshold1 block.

Referenced by XRFdc_GetThresholdSettings(), and XRFdc_SetThresholdSettings().

#define XRFDC_TRSHD1_OVER_MASK   0x00003FFFU

Threshold1 under Threshold[13:0].

Referenced by XRFdc_GetThresholdSettings(), and XRFdc_SetThresholdSettings().

#define XRFDC_TRSHD1_STIKY_CLR_MASK   0x00000008U

Clear sticky bit.

Referenced by XRFdc_ThresholdStickyClear().

#define XRFDC_TRSHD1_UNDER_MASK   0x00003FFFU

Threshold1 under Threshold[13:0].

Referenced by XRFdc_GetThresholdSettings(), and XRFdc_SetThresholdSettings().

#define XRFDC_UPDT_EVNT_MASK   0x0000000FU
#define XRFDC_UPDT_EVNT_NCO_MASK   0x00000002U

Trigger a update event apply to NCO_DCONFIG reg.

Referenced by XRFdc_SetMixerSettings().

#define XRFDC_UPDT_EVNT_QMC_MASK   0x00000004U

Trigger a update event apply to QMC_DCONFIG reg.

Referenced by XRFdc_SetQMCSettings().

#define XRFDC_UPDT_EVNT_SLICE_MASK   0x00000001U

Trigger a slice update event apply to _DCONFIG reg.

#define XRFdc_WriteReg (   InstancePtr,
  BaseAddress,
  RegOffset,
  RegisterValue 
)    XRFdc_Out32((InstancePtr->io), ((u32)RegOffset + (u32)BaseAddress), (u32)(RegisterValue))

Write to a register.

Parameters
InstancePtris a pointer to the XRfdc instance.
BaseAddresscontains the base address of the device.
RegOffsetcontains the offset from the 1st register of the device to target register.
RegisterValueis the value to be written to the register.
Note
None.
C-Style signature: void XRFdc_WriteReg(XRFdc *InstancePtr, u32 BaseAddress, int RegOffset, u32 RegisterValue)

Referenced by XRFdc_CustomStartUp(), XRFdc_DynamicPLLConfig(), XRFdc_IntrClr(), XRFdc_IntrDisable(), XRFdc_IntrEnable(), and XRFdc_SetClkDistribution().

#define XRFdc_WriteReg16 (   InstancePtr,
  BaseAddress,
  RegOffset,
  RegisterValue 
)    XRFdc_Out16((InstancePtr->io), ((u32)RegOffset + (u32)BaseAddress), (u32)(RegisterValue))

Write to a register.

Parameters
InstancePtris a pointer to the XRfdc instance.
BaseAddresscontains the base address of the device.
RegOffsetcontains the offset from the 1st register of the device to target register.
RegisterValueis the value to be written to the register.
Note
None.
C-Style signature: void XRFdc_WriteReg16(XRFdc *InstancePtr, u32 BaseAddress, int RegOffset, u16 RegisterValue)

Referenced by XRFdc_ClrReg(), XRFdc_ClrSetReg(), XRFdc_DynamicPLLConfig(), XRFdc_IntrClr(), XRFdc_IntrEnable(), XRFdc_SetCalibrationMode(), XRFdc_SetMixerSettings(), XRFdc_SetNyquistZone(), XRFdc_SetSignalDetector(), XRFdc_SetThresholdClrMode(), XRFdc_SetThresholdSettings(), and XRFdc_UpdateEvent().

#define XRFdc_WriteReg64 (   InstancePtr,
  BaseAddress,
  RegOffset,
  RegisterValue 
)    XRFdc_Out64((InstancePtr->io), ((u32)RegOffset + (u32)BaseAddress), (u32)(RegisterValue))

Write to a register.

Parameters
InstancePtris a pointer to the XRfdc instance.
BaseAddresscontains the base address of the device.
RegOffsetcontains the offset from the 1st register of the device to target register.
RegisterValueis the value to be written to the register.
Note
None.
C-Style signature: void XRFdc_WriteReg64(XRFdc *InstancePtr, u32 BaseAddress, s32 RegOffset, u64 RegisterValue)
#define XRFdc_WriteReg8 (   InstancePtr,
  BaseAddress,
  RegOffset,
  RegisterValue 
)    XRFdc_Out8((InstancePtr->io), ((u32)RegOffset + (u32)BaseAddress), (u32)(RegisterValue))

Write to a register.

Parameters
InstancePtris a pointer to the XRfdc instance.
BaseAddresscontains the base address of the device.
RegOffsetcontains the offset from the 1st register of the device to target register.
RegisterValueis the value to be written to the register.
Note
None.
C-Style signature: void XRFdc_WriteReg8(XRFdc *InstancePtr, u32 BaseAddress, int RegOffset, u8 RegisterValue)

Typedef Documentation

typedef void(* XRFdc_StatusHandler)(void *CallBackRef, u32 Type, u32 Tile_Id, u32 Block_Id, u32 StatusEvent)

The handler data type allows the user to define a callback function to respond to interrupt events in the system.

This function is executed in interrupt context, so amount of processing should be minimized.

Parameters
CallBackRefis the callback reference passed in by the upper layer when setting the callback functions, and passed back to the upper layer when the callback is invoked. Its type is not important to the driver, so it is a void pointer.
Typeindicates ADC/DAC.
Tile_Idindicates Tile number (0-3).
Block_Idindicates Block number (0-3).
StatusEventindicates one or more interrupt occurred.

Function Documentation

u32 XRFdc_CfgInitialize ( XRFdc InstancePtr,
XRFdc_Config ConfigPtr 
)

Initializes a specific XRFdc instance such that the driver is ready to use.

Parameters
InstancePtris a pointer to the XRfdc instance.
ConfigPtris a reference to a structure containing information about xrfdc. This function initializes an InstancePtr object for a specific device specified by the contents of Config.
Returns
  • XRFDC_SUCCESS if successful.
Note
The user needs to first call the XRFdc_LookupConfig() API which returns the Configuration structure pointer which is passed as a parameter to the XRFdc_CfgInitialize() API.

Referenced by RFdcMTS_Example().

u32 XRFdc_CheckBlockEnabled ( XRFdc InstancePtr,
u32  Type,
u32  Tile_Id,
u32  Block_Id 
)

Checks whether ADC/DAC block is enabled or not.

Parameters
InstancePtris a pointer to the XRfdc instance.
Typeis ADC or DAC. 0 for ADC and 1 for DAC.
Tile_IdValid values are 0-3.
Block_Idis ADC/DAC block number inside the tile. Valid values are 0-3.
Returns
  • XRFDC_SUCCESS if block enabled.
  • XRFDC_FAILURE if block not enabled.

References XRFdc_IsADCBlockEnabled(), and XRFdc_IsDACBlockEnabled().

Referenced by XRFdc_DisableCoefficientsOverride(), XRFdc_GetBlockStatus(), XRFdc_GetCalCoefficients(), XRFdc_GetCalFreeze(), XRFdc_GetCalibrationMode(), XRFdc_GetCoarseDelaySettings(), XRFdc_GetDACCompMode(), XRFdc_GetDACDataScaler(), XRFdc_GetDecoderMode(), XRFdc_GetDither(), XRFdc_GetDSA(), XRFdc_GetEnabledInterrupts(), XRFdc_GetIMRPassMode(), XRFdc_GetIntrStatus(), XRFdc_GetInvSincFIR(), XRFdc_GetLinkCoupling(), XRFdc_GetNyquistZone(), XRFdc_GetOutputCurr(), XRFdc_GetPwrMode(), XRFdc_GetQMCSettings(), XRFdc_GetSignalDetector(), XRFdc_GetThresholdSettings(), XRFdc_IntrClr(), XRFdc_IntrDisable(), XRFdc_IntrEnable(), XRFdc_MultiBand(), XRFdc_MultiConverter_Sync(), XRFdc_SetCalCoefficients(), XRFdc_SetCalFreeze(), XRFdc_SetCalibrationMode(), XRFdc_SetCoarseDelaySettings(), XRFdc_SetDACCompMode(), XRFdc_SetDACDataScaler(), XRFdc_SetDACVOP(), XRFdc_SetDataPathMode(), XRFdc_SetDecoderMode(), XRFdc_SetDither(), XRFdc_SetDSA(), XRFdc_SetIMRPassMode(), XRFdc_SetInvSincFIR(), XRFdc_SetNyquistZone(), XRFdc_SetPwrMode(), XRFdc_SetQMCSettings(), XRFdc_SetSignalDetector(), XRFdc_SetThresholdClrMode(), XRFdc_SetThresholdSettings(), XRFdc_ThresholdStickyClear(), and XRFdc_UpdateEvent().

u32 XRFdc_CheckDigitalPathEnabled ( XRFdc InstancePtr,
u32  Type,
u32  Tile_Id,
u32  Block_Id 
)

Checks whether ADC/DAC Digital path is enabled or not.

Parameters
InstancePtris a pointer to the XRfdc instance.
Typeis ADC or DAC. 0 for ADC and 1 for DAC.
Tile_IdValid values are 0-3.
Block_Idis ADC/DAC block number inside the tile. Valid values are 0-3.
Returns
  • XRFDC_SUCCESS if Digital path is enabled.
  • XRFDC_FAILURE if Digital path is not enabled.

References XRFdc_IsADCDigitalPathEnabled(), and XRFdc_IsDACDigitalPathEnabled().

Referenced by XRFdc_GetCalibrationMode(), XRFdc_GetConnectedIQData(), XRFdc_GetDataPathMode(), XRFdc_GetEnabledInterrupts(), XRFdc_GetInterpolationFactor(), XRFdc_GetIntrStatus(), XRFdc_GetMixerSettings(), XRFdc_GetNyquistZone(), XRFdc_IntrClr(), XRFdc_IntrDisable(), XRFdc_IntrEnable(), XRFdc_MultiBand(), XRFdc_ResetInternalFIFOWidth(), XRFdc_ResetInternalFIFOWidthObs(), XRFdc_ResetNCOPhase(), XRFdc_SetCalibrationMode(), XRFdc_SetDataPathMode(), XRFdc_SetFabWrVldWords(), XRFdc_SetInterpolationFactor(), XRFdc_SetMixerSettings(), and XRFdc_UpdateEvent().

u32 XRFdc_CheckTileEnabled ( XRFdc InstancePtr,
u32  Type,
u32  Tile_Id 
)

Checks whether ADC/DAC tile is enabled or not.

Parameters
InstancePtris a pointer to the XRfdc instance.
Typeis ADC or DAC. 0 for ADC and 1 for DAC.
Tile_IdValid values are 0-3.
Returns
  • XRFDC_SUCCESS if tile enabled.
  • XRFDC_FAILURE if tile not enabled.

References XRFDC_DAC_TILES_ENABLED_SHIFT, XRFdc_ReadReg, and XRFDC_TILES_ENABLED_OFFSET.

Referenced by XRFdc_DynamicPLLConfig(), XRFdc_GetClockSource(), XRFdc_GetFabClkOutDiv(), XRFdc_GetFIFOStatusInt(), XRFdc_GetMTSEnable(), XRFdc_GetPLLConfig(), XRFdc_SetClkDistribution(), XRFdc_SetFabClkOutDiv(), and XRFdc_WaitForState().

void XRFdc_ClrReg ( XRFdc InstancePtr,
u32  BaseAddr,
u32  RegAddr,
u16  Mask 
)

Execute Read and clear.

Parameters
InstancePtris a pointer to the XRfdc instance.
BaseAddris address of a block.
RegAddris register offset value.
Maskcontains bit mask value.
Returns
  • None

References XRFdc_ReadReg16, and XRFdc_WriteReg16.

Referenced by XRFdc_IntrDisable().

u32 XRFdc_CustomStartUp ( XRFdc InstancePtr,
u32  Type,
int  Tile_Id,
u32  StartState,
u32  EndState 
)

The API starts the requested tile from a provided state and runs to the given end state.

It can restart a single tile and alternatively can restart all the tiles.

Parameters
InstancePtris a pointer to the XRfdc instance.
Typeis ADC or DAC. 0 for ADC and 1 for DAC
Tile_IdValid values are 0-3, and -1.
StartStateValid values are XRFDC_START_STATE_*.
Tile_IdValid values are XRFDC_END_STATE_*.
Returns
  • XRFDC_SUCCESS if successful.
  • XRFDC_FAILURE if error occurs.
Note
If starting from/ending at XRFDC_START_STATE_OFF/XRFDC_END_STATE_OFF, register settings will be wiped.

References XRFDC_CAL_DIV_BYP_MASK, XRFDC_CAL_DIV_BYP_OFFSET, XRFDC_CAL_DLY_OFFSET, XRFDC_CAL_TMR_MULT_OFFSET, XRFdc_ClrSetReg(), XRFdc_IsHighSpeedADC(), XRFdc_ReadReg, and XRFdc_WriteReg.

u32 XRFdc_DisableCoefficientsOverride ( XRFdc InstancePtr,
u32  Tile_Id,
u32  Block_Id,
u32  CalibrationBlock 
)
void XRFdc_DumpRegs ( XRFdc InstancePtr,
u32  Type,
int  Tile_Id 
)

This Prints the offset of the register along with the content.

This API is meant to be used for debug purposes. It prints to the console the contents of registers for the passed Tile_Id. If -1 is passed, it prints the contents of the registers for all the tiles for the respective ADC or DAC

Parameters
InstancePtris a pointer to the XRfdc instance.
Typeis ADC or DAC. 0 for ADC and 1 for DAC
Tile_IdValid values are 0-3, and -1.
Returns
None
Note
None.
u32 XRFdc_DynamicPLLConfig ( XRFdc InstancePtr,
u32  Type,
u32  Tile_Id,
u8  Source,
double  RefClkFreq,
double  SamplingRate 
)

This function used for dynamically switch between internal PLL and external clcok source and configuring the internal PLL.

Parameters
InstancePtris a pointer to the XRfdc instance.
Typeindicates ADC/DAC
Tile_Idindicates Tile number (0-3)
SourceClock source internal PLL or external clock source
RefClkFreqReference Clock Frequency in MHz(102.40625MHz - 1.2GHz)
SamplingRateSampling Rate in MHz(0.1- 6.554GHz for DAC and 0.5/1.0 - 2.058/4.116GHz for ADC based on the device package).
Returns
  • XRFDC_SUCCESS if successful.
  • XRFDC_FAILURE if error occurs.
Note
This API enables automatic selection of the VCO which will work in IP version 2.0.1 and above. Using older version of IP this API is not likely to work.

References XRFDC_ADC_DAC_MC_CFG0_OFFSET, XRFDC_CAL_DIV_BYP_MASK, XRFDC_CAL_DIV_BYP_OFFSET, XRFDC_CAL_DLY_OFFSET, XRFDC_CAL_TMR_MULT_OFFSET, XRFdc_CheckTileEnabled(), XRFDC_CLK_NETWORK_CTRL1, XRFDC_CLK_NETWORK_CTRL1_REGS_MASK, XRFDC_CLK_NETWORK_CTRL1_USE_PLL_MASK, XRFdc_ClrSetReg(), XRFdc_GetClockSource(), XRFdc_GetMaxSampleRate(), XRFdc_GetMinSampleRate(), XRFDC_HSCOM_CLK_DSTR_OFFSET, XRFDC_HSCOM_PWR_STATE_OFFSET, XRFdc_IsHighSpeedADC(), XRFDC_PLL_DIVIDER0, XRFDC_PLL_FREQ, XRFDC_PLL_FS, XRFDC_PWR_STATE_MASK, XRFDC_PWR_UP_STAT_MASK, XRFDC_PWR_UP_STAT_SHIFT, XRFdc_RDReg(), XRFdc_ReadReg, XRFdc_ReadReg16, XRFDC_RESTART_MASK, XRFDC_RESTART_OFFSET, XRFDC_RESTART_STATE_OFFSET, XRFDC_RSR_START_SHIFT, XRFDC_RX_PR_MC_CFG0_IDIV_MASK, XRFDC_RX_PR_MC_CFG0_PSNK_MASK, XRFdc_StartUp(), XRFDC_STATUS_OFFSET, XRFdc_WaitForState(), XRFdc_WriteReg, and XRFdc_WriteReg16.

u32 XRFdc_Get_BlockBaseAddr ( XRFdc InstancePtr,
u32  Type,
u32  Tile_Id,
u32  Block_Id 
)

Get Block BaseAddress.

Parameters
InstancePtris a pointer to the XRfdc instance.
Typeis ADC or DAC. 0 for ADC and 1 for DAC
Tile_IdValid values are 0-3.
Block_Idis ADC/DAC block number inside the tile. Valid values are 0-3 in DAC/ADC-2GSPS and 0-1 in ADC-4GSPS.
Returns
  • Return Block BaseAddress.

References XRFdc_IsHighSpeedADC().

u32 XRFdc_Get_IPBaseAddr ( XRFdc InstancePtr)

Get IP BaseAddress.

Parameters
InstancePtris a pointer to the XRfdc instance.
Returns
  • Return IP BaseAddress.
u32 XRFdc_Get_TileBaseAddr ( XRFdc InstancePtr,
u32  Type,
u32  Tile_Id 
)

Get Tile BaseAddress.

Parameters
InstancePtris a pointer to the XRfdc instance.
Typeis ADC or DAC. 0 for ADC and 1 for DAC
Tile_IdValid values are 0-3.
Returns
  • Return Tile BaseAddress.
u32 XRFdc_GetBlockStatus ( XRFdc InstancePtr,
u32  Type,
u32  Tile_Id,
u32  Block_Id,
XRFdc_BlockStatus BlockStatusPtr 
)

The API returns the requested block status.

Parameters
InstancePtris a pointer to the XRfdc instance.
Typeis ADC or DAC. 0 for ADC and 1 for DAC
Tile_IdValid values are 0-3.
Block_Idis ADC/DAC block number inside the tile. Valid values are 0-3. XRFdc_BlockStatus.
BlockStatusPtris Pointer to the XRFdc_BlockStatus structure through which the ADC/DAC block status is returned.
Returns
  • XRFDC_SUCCESS if successful.
  • XRFDC_FAILURE if block not enabled.
Note
Common API for ADC/DAC blocks.

References XRFdc_CheckBlockEnabled(), XRFDC_CLK_EN_OFFSET, XRFDC_DAT_CLK_EN_MASK, XRFdc_IsHighSpeedADC(), and XRFdc_RDReg().

u32 XRFdc_GetCalCoefficients ( XRFdc InstancePtr,
u32  Tile_Id,
u32  Block_Id,
u32  CalibrationBlock,
XRFdc_Calibration_Coefficients CoeffPtr 
)

This function is used to get the ADC Calibration Coefficients.

Parameters
InstancePtris a pointer to the XRfdc instance.
Tile_Idindicates Tile number (0-3).
Block_Idindicates Block number(0-3 for LS, 0-1 for HS).
CalibrationBlockindicates the block to be read from
CoeffPtris pointer to the XRFdc_Calibration_Coefficients structure to get the calibration coefficients.
Returns
  • XRFDC_SUCCESS if successful.
  • XRFDC_FAILURE if error occurs.
Note
Only for ADC blocks

References XRFDC_ADC_TI_DCB_CRL1_OFFSET, XRFDC_CAL_GCB_FAB_MASK, XRFDC_CAL_GCB_FLSH_MASK, XRFDC_CAL_GCB_MASK, XRFDC_CAL_GCB_OFFSET_COEFF0, XRFDC_CAL_GCB_OFFSET_COEFF0_ALT, XRFDC_CAL_GCB_OFFSET_COEFF1, XRFDC_CAL_GCB_OFFSET_COEFF1_ALT, XRFDC_CAL_GCB_OFFSET_COEFF2, XRFDC_CAL_GCB_OFFSET_COEFF2_ALT, XRFDC_CAL_GCB_OFFSET_COEFF3, XRFDC_CAL_GCB_OFFSET_COEFF3_ALT, XRFDC_CAL_OCB1_OFFSET_COEFF0, XRFDC_CAL_OCB1_OFFSET_COEFF1, XRFDC_CAL_OCB1_OFFSET_COEFF2, XRFDC_CAL_OCB1_OFFSET_COEFF3, XRFDC_CAL_OCB2_OFFSET_COEFF0, XRFDC_CAL_OCB2_OFFSET_COEFF1, XRFDC_CAL_OCB2_OFFSET_COEFF2, XRFDC_CAL_OCB2_OFFSET_COEFF3, XRFDC_CAL_OCB_MASK, XRFDC_CAL_SLICE_SHIFT, XRFDC_CAL_TSCB_MASK, XRFDC_CAL_TSCB_OFFSET_COEFF0, XRFDC_CAL_TSCB_OFFSET_COEFF0_ALT, XRFDC_CAL_TSCB_OFFSET_COEFF1, XRFDC_CAL_TSCB_OFFSET_COEFF1_ALT, XRFDC_CAL_TSCB_OFFSET_COEFF2, XRFDC_CAL_TSCB_OFFSET_COEFF2_ALT, XRFDC_CAL_TSCB_OFFSET_COEFF3, XRFDC_CAL_TSCB_OFFSET_COEFF3_ALT, XRFDC_CAL_TSCB_OFFSET_COEFF4, XRFDC_CAL_TSCB_OFFSET_COEFF4_ALT, XRFDC_CAL_TSCB_OFFSET_COEFF5, XRFDC_CAL_TSCB_OFFSET_COEFF5_ALT, XRFDC_CAL_TSCB_OFFSET_COEFF6, XRFDC_CAL_TSCB_OFFSET_COEFF6_ALT, XRFDC_CAL_TSCB_OFFSET_COEFF7, XRFDC_CAL_TSCB_OFFSET_COEFF7_ALT, XRFdc_CheckBlockEnabled(), XRFdc_IsHighSpeedADC(), and XRFdc_RDReg().

u32 XRFdc_GetCalFreeze ( XRFdc InstancePtr,
u32  Tile_Id,
u32  Block_Id,
XRFdc_Cal_Freeze_Settings CalFreezePtr 
)

This function is used to get calibration freeze settings and status.

Parameters
InstancePtris a pointer to the XRfdc instance.
Tile_Idindicates Tile number (0-3).
Block_Idindicates Block number(0-3 for LS, 0-1 for HS).
CalFreezePtrpointer to be filled the settings/status.
Returns
  • XRFDC_SUCCESS if successful.
  • XRFDC_FAILURE if error occurs.
Note
Only for ADC blocks

References XRFDC_CAL_FREEZE_CAL_MASK, XRFDC_CAL_FREEZE_CAL_SHIFT, XRFDC_CAL_FREEZE_PIN_MASK, XRFDC_CAL_FREEZE_PIN_SHIFT, XRFDC_CAL_FREEZE_STS_MASK, XRFDC_CAL_FREEZE_STS_SHIFT, XRFdc_CheckBlockEnabled(), XRFdc_IsHighSpeedADC(), and XRFdc_RDReg().

u32 XRFdc_GetCalibrationMode ( XRFdc InstancePtr,
u32  Tile_Id,
u32  Block_Id,
u8 *  CalibrationModePtr 
)

This API is to get the Calibration mode.

Parameters
InstancePtris a pointer to the XRfdc instance.
Tile_IdValid values are 0-3.
Block_Idis ADC/DAC block number inside the tile. Valid values are 0-3.
CalibrationModePtrpointer to get the calibration mode.
Returns
  • XRFDC_SUCCESS if successful.
  • XRFDC_FAILURE if error occurs.
Note
Only for ADC blocks

References XRFDC_ADC_TI_DCB_CRL0_OFFSET, XRFDC_ADC_TI_TISK_CRL5_OFFSET, XRFDC_CAL_MODES_MASK, XRFdc_CheckBlockEnabled(), XRFdc_CheckDigitalPathEnabled(), XRFdc_IsHighSpeedADC(), XRFdc_RDReg(), and XRFDC_TI_DCB_MODE_MASK.

Referenced by XRFdc_GetMixerSettings(), XRFdc_GetNyquistZone(), XRFdc_SetMixerSettings(), and XRFdc_SetNyquistZone().

u32 XRFdc_GetClkDistribution ( XRFdc InstancePtr,
XRFdc_Distribution_Settings DistributionSettingsPtr 
)

This function is used to get the clock distribution.

Parameters
InstancePtris a pointer to the XRfdc instance.
DistributionSettingsPtrpointer to get the distribution settings
Returns
  • XRFDC_SUCCESS if successful.
  • XRFDC_FAILURE if no valid distribution found.

References XRFDC_CLOCK_DETECT_OFFSET, XRFDC_CLOCK_DETECT_SRC_MASK, XRFdc_GetPLLConfig(), XRFdc_GetTileLayout(), XRFDC_HSCOM_CLK_DSTR_OFFSET, XRFdc_RDReg(), and XRFdc_ReadReg16.

u32 XRFdc_GetClockSource ( XRFdc InstancePtr,
u32  Type,
u32  Tile_Id,
u32 *  ClockSourcePtr 
)

This function gets Clock source.

Parameters
InstancePtris a pointer to the XRfdc instance.
Typeindicates ADC/DAC.
Tile_Idindicates Tile number (0-3).
ClockSourcePtrPointer to return the clock source
Returns
  • XRFDC_SUCCESS if successful.
  • XRFDC_FAILURE if tile not enabled.
Note
None.

References XRFdc_CheckTileEnabled(), XRFDC_CLK_NETWORK_CTRL1, XRFDC_CLK_NETWORK_CTRL1_USE_PLL_MASK, XRFDC_PLL_DIVIDER0, XRFdc_RDReg(), and XRFdc_ReadReg16.

Referenced by XRFdc_DynamicPLLConfig(), XRFdc_GetPLLConfig(), and XRFdc_GetPLLLockStatus().

u32 XRFdc_GetCoarseDelaySettings ( XRFdc InstancePtr,
u32  Type,
u32  Tile_Id,
u32  Block_Id,
XRFdc_CoarseDelay_Settings CoarseDelaySettingsPtr 
)

Coarse delay settings are returned back to the caller.

Parameters
InstancePtris a pointer to the XRfdc instance.
Typeis ADC or DAC. 0 for ADC and 1 for DAC
Tile_IdValid values are 0-3.
Block_Idis ADC/DAC block number inside the tile. Valid values are 0-3.
CoarseDelaySettingsPtrPointer to the XRFdc_CoarseDelay_Settings structure in which the Coarse Delay settings are passed.
Returns
  • XRFDC_SUCCESS if successful.
  • XRFDC_FAILURE if error occurs.
Note
None.

References XRFDC_ADC_CRSE_DLY_CFG_OFFSET, XRFDC_ADC_CRSE_DLY_UPDT_OFFSET, XRFdc_CheckBlockEnabled(), XRFDC_DAC_CRSE_DLY_CFG_OFFSET, XRFDC_DAC_CRSE_DLY_UPDT_OFFSET, XRFdc_IsHighSpeedADC(), XRFDC_QMC_UPDT_MODE_MASK, XRFdc_RDReg(), and XRFdc_ReadReg16.

int XRFdc_GetConnectedIData ( XRFdc InstancePtr,
u32  Type,
u32  Tile_Id,
u32  Block_Id 
)

Get Data Converter connected for digital data path I.

Parameters
InstancePtris a pointer to the XRfdc instance.
Typeis ADC or DAC. 0 for ADC and 1 for DAC
Tile_IdValid values are 0-3.
Block_Idis Digital Data Path number.
Returns
  • Return Data converter Id.

References XRFdc_GetConnectedIQData().

Referenced by XRFdc_SetQMCSettings().

u32 XRFdc_GetConnectedIQData ( XRFdc InstancePtr,
u32  Type,
u32  Tile_Id,
u32  Block_Id,
int *  ConnectedIData,
int *  ConnectedQData 
)

Get Data Converter connected for digital data paths I & Q.

Parameters
InstancePtris a pointer to the XRfdc instance.
Typeis ADC or DAC. 0 for ADC and 1 for DAC
Tile_IdValid values are 0-3.
Block_Idis Digital Data Path number.
ConnectedDatais Digital Data Path number.
Returns
  • XRFDC_SUCCESS if successful.
  • XRFDC_FAILURE if error occurs.

References XRFDC_ADC_SWITCH_MATRX_OFFSET, XRFdc_CheckDigitalPathEnabled(), XRFDC_DAC_MB_CFG_OFFSET, XRFDC_MB_CONFIG_OFFSET, XRFdc_RDReg(), XRFdc_ReadReg, and XRFDC_SEL_CB_TO_MIX1_MASK.

Referenced by XRFdc_GetConnectedIData(), and XRFdc_GetConnectedQData().

int XRFdc_GetConnectedQData ( XRFdc InstancePtr,
u32  Type,
u32  Tile_Id,
u32  Block_Id 
)

Get Data Converter connected for digital data path Q.

Parameters
InstancePtris a pointer to the XRfdc instance.
Typeis ADC or DAC. 0 for ADC and 1 for DAC
Tile_IdValid values are 0-3.
Block_Idis Digital Data Path number.
Returns
  • Return Data converter Id.

References XRFdc_GetConnectedIQData().

Referenced by XRFdc_SetQMCSettings().

u32 XRFdc_GetDACCompMode ( XRFdc InstancePtr,
u32  Tile_Id,
u32  Block_Id,
u32 *  EnabledPtr 
)

Gets VOP compatibility mode.

Parameters
InstancePtris a pointer to the XRfdc instance.
Tile_IdValid values are 0-3.
modeis ADC/DAC block number inside the tile. Valid values are 0-3.
EnabledPtris pointer a that is filled with whether the mode is enabled (1) or disabled(0).
Returns
  • XRFDC_SUCCESS if successful.
  • XRFDC_FAILURE if error occurs.
Note
None.

References XRFDC_ADC_DAC_MC_CFG2_OFFSET, XRFdc_CheckBlockEnabled(), and XRFdc_RDReg().

u32 XRFdc_GetDACDataScaler ( XRFdc InstancePtr,
u32  Tile_Id,
u32  Block_Id,
u32 *  EnablePtr 
)

Get data scaler for DAC block.

Parameters
InstancePtris a pointer to the XRfdc instance.
Tile_IdValid values are 0-3.
Block_Idis ADC/DAC block number inside the tile. Valid values are 0-3.
EnablePtrvalid values are 1 (enable) and 0 (disable).
Returns
  • XRFDC_SUCCESS if successful.
  • XRFDC_FAILURE if error occurs.
Note
DAC blocks only.

References XRFdc_CheckBlockEnabled(), XRFDC_DATA_SCALER_MASK, XRFDC_DATA_SCALER_OFFSET, and XRFdc_RDReg().

u32 XRFdc_GetDataPathMode ( XRFdc InstancePtr,
u32  Tile_Id,
u32  Block_Id,
u32 *  ModePtr 
)

This API is to get the DAC Datapath mode.

Parameters
InstancePtris a pointer to the XRfdc instance.
Tile_IdValid values are 0-3.
Block_Idis ADC/DAC block number inside the tile. Valid values are 0-3.
ModePtrpointer used to return value.
Returns
  • XRFDC_SUCCESS if successful.
  • XRFDC_FAILURE if error occurs.
Note
Only for DAC blocks

References XRFdc_CheckDigitalPathEnabled(), XRFDC_DAC_DATAPATH_OFFSET, XRFDC_DATAPATH_IMR_MASK, XRFDC_DATAPATH_IMR_SHIFT, XRFDC_DATAPATH_MODE_MASK, and XRFdc_RDReg().

u32 XRFdc_GetDataType ( XRFdc InstancePtr,
u32  Type,
u32  Tile_Id,
u32  Block_Id 
)

Get Mixer Input Data Type for ADC/DAC block.

Parameters
InstancePtris a pointer to the XRfdc instance.
Typeis ADC or DAC. 0 for ADC and 1 for DAC
Tile_IdValid values are 0-3.
Block_Idis ADC/DAC block number inside the tile. Valid values are 0-3.
Returns
  • Return MixerInputDataType of ADC/DAC block.
u32 XRFdc_GetDataWidth ( XRFdc InstancePtr,
u32  Type,
u32  Tile_Id,
u32  Block_Id 
)

Get Data Width for ADC/DAC block.

Parameters
InstancePtris a pointer to the XRfdc instance.
Typeis ADC or DAC. 0 for ADC and 1 for DAC
Tile_IdValid values are 0-3.
Block_Idis ADC/DAC block number inside the tile. Valid values are 0-3.
Returns
  • Return DataWidth of ADC/DAC block.
u32 XRFdc_GetDecimationFactor ( XRFdc InstancePtr,
u32  Tile_Id,
u32  Block_Id,
u32 *  DecimationFactorPtr 
)

Decimation factor are returned back to the caller.

Parameters
InstancePtris a pointer to the XRfdc instance.
Tile_IdValid values are 0-3.
Block_Idis ADC/DAC block number inside the tile. Valid values are 0-3.
DecimationFactorPtrPointer to return the Decimation factor for DAC blocks.
Returns
  • XRFDC_SUCCESS if successful.
  • XRFDC_FAILURE if error occurs.
Note
Only for ADC blocks

Referenced by RFdcMTS_Example().

u32 XRFdc_GetDecimationFactorObs ( XRFdc InstancePtr,
u32  Tile_Id,
u32  Block_Id,
u32 *  DecimationFactorPtr 
)

Decimation factor are returned back to the caller for the observation FIFO.

Parameters
InstancePtris a pointer to the XRfdc instance.
Tile_IdValid values are 0-3.
Block_Idis ADC/DAC block number inside the tile. Valid values are 0-3.
DecimationFactorPtrPointer to return the Decimation factor for DAC blocks.
Returns
  • XRFDC_SUCCESS if successful.
  • XRFDC_FAILURE if error occurs.
Note
Only for ADC blocks
u32 XRFdc_GetDecoderMode ( XRFdc InstancePtr,
u32  Tile_Id,
u32  Block_Id,
u32 *  DecoderModePtr 
)

Decoder mode is read and returned back.

Parameters
InstancePtris a pointer to the XRfdc instance.
Tile_IdValid values are 0-3.
Block_Idis DAC block number inside the tile. Valid values are 0-3.
DecoderModePtrValid values are 1 (Maximum SNR, for non-randomized decoder), 2 (Maximum Linearity, for randomized decoder)
Returns
  • XRFDC_SUCCESS if successful.
  • XRFDC_FAILURE if error occurs.
Note
Only for DAC blocks

References XRFdc_CheckBlockEnabled(), XRFDC_DAC_DECODER_CTRL_OFFSET, XRFDC_DEC_CTRL_MODE_MASK, and XRFdc_RDReg().

s32 XRFdc_GetDeviceNameByDeviceId ( char *  DevNamePtr,
u16  DevId 
)

Traverse "/sys/bus/platform/device" directory, to find RFDC device entry, corresponding to provided device id.

If device entry corresponding to said device id is found, store it in output buffer DevNamePtr.

Parameters
DevNamePtris base address of char array, where device name will be stored
DevIdcontains the ID of the device to look up the RFDC device name entry in "/sys/bus/platform/device"
Returns
  • XRFDC_SUCCESS if successful.
  • XRFDC_FAILURE if device entry not found for given device id.
Note
None.

Referenced by XRFdc_LookupConfig(), and XRFdc_RegisterMetal().

u32 XRFdc_GetDither ( XRFdc InstancePtr,
u32  Tile_Id,
u32  Block_Id,
u32 *  ModePtr 
)

This function is used to get the IM3 Dither mode.

Parameters
InstancePtris a pointer to the XRfdc instance.
Tile_Idindicates Tile number (0-3).
Block_Idindicates Block number(0-3 for LS, 0-1 for HS).
ModePtrpointer to get link coupling mode.
Returns
  • XRFDC_SUCCESS if successful.
  • XRFDC_FAILURE if error occurs.
Note
Only for ADC blocks

References XRFDC_ADC_DAC_MC_CFG0_OFFSET, XRFdc_CheckBlockEnabled(), XRFdc_IsHighSpeedADC(), XRFdc_RDReg(), and XRFDC_RX_MC_CFG0_IM3_DITH_MASK.

double XRFdc_GetDriverVersion ( void  )

This API is used to get the driver version.

Parameters
None
Returns
Driver version number
Note
None.
u32 XRFdc_GetDSA ( XRFdc InstancePtr,
u32  Tile_Id,
u32  Block_Id,
XRFdc_DSA_Settings SettingsPtr 
)

Get DSA for ADC block.

Parameters
InstancePtris a pointer to the XRfdc instance.
Tile_IdValid values are 0-3.
Block_Idis ADC/DAC block number inside the tile. Valid values are 0-3.
AttenuationPtris the attenuation in dB
Returns
  • XRFDC_SUCCESS if successful.
  • XRFDC_FAILURE if error occurs.
Note
Range 0 - 11 dB with 0.5 dB resolution ES1 Si. Range 0 - 27 dB with 1 dB resolution for Production Si.

References XRFdc_CheckBlockEnabled(), XRFdc_IsHighSpeedADC(), XRFdc_RDReg(), and XRFdc_ReadReg16.

u32 XRFdc_GetEnabledInterrupts ( XRFdc InstancePtr,
u32  Type,
u32  Tile_Id,
u32  Block_Id,
u32 *  IntrMask 
)

This function gets a mask of enabled interrupts.

Parameters
InstancePtris a pointer to the XRFdc instance
Typeis ADC or DAC. 0 for ADC and 1 for DAC
Tile_IdValid values are 0-3, and -1.
Block_Idis ADC/DAC block number inside the tile. Valid values are 0-3.
IntrMaskis a pointer to the mask of enabled interrupts. '1' denotes an enabled interrupt, and '0' denotes a disabled interrupt.
Returns
  • XRFDC_SUCCESS if successful.
  • XRFDC_FAILURE if block not available.
Note
None.

References XRFDC_ADC_DAT_IMR_MASK, XRFDC_ADC_DEC_IMR_OFFSET, XRFDC_ADC_FABRIC_IMR_OBS_OFFSET, XRFDC_ADC_FABRIC_IMR_OFFSET, XRFdc_CheckBlockEnabled(), XRFdc_CheckDigitalPathEnabled(), XRFDC_COMMON_INTR_ENABLE, XRFDC_DAC_DAT_IMR_MASK, XRFDC_DAC_FABRIC_IMR_OFFSET, XRFDC_DAC_FIFO_IMR_SUPP_MASK, XRFDC_DATPATH_IMR_OFFSET, XRFDC_INTR_ENABLE, XRFdc_IsHighSpeedADC(), XRFdc_RDReg(), XRFdc_ReadReg, and XRFdc_ReadReg16.

double XRFdc_GetFabClkFreq ( XRFdc InstancePtr,
u32  Type,
u32  Tile_Id 
)

Get Fabric Clock frequency.

Parameters
InstancePtris a pointer to the XRfdc instance.
Typeis ADC or DAC. 0 for ADC and 1 for DAC
Tile_IdValid values are 0-3.
Returns
  • Return Fabric Clock frequency for ADC/DAC tile
u32 XRFdc_GetFabClkOutDiv ( XRFdc InstancePtr,
u32  Type,
u32  Tile_Id,
u16 *  FabClkDivPtr 
)

This API is to get the divider for clock fabric out.

Parameters
InstancePtris a pointer to the XRfdc instance.
Typeis ADC or DAC. 0 for ADC and 1 for DAC
Tile_IdValid values are 0-3.
FabClkDivPtris a pointer to get fabric clock for a tile. XRFDC_FAB_CLK_* defines the valid divider values.
Returns
  • XRFDC_SUCCESS if successful.
  • XRFDC_FAILURE if error occurs.
Note
API is applicable for both ADC and DAC Tiles

References XRFdc_CheckTileEnabled(), XRFDC_FAB_CLK_DIV_MASK, XRFDC_HSCOM_CLK_DIV_OFFSET, and XRFdc_RDReg().

u32 XRFdc_GetFabRdVldWords ( XRFdc InstancePtr,
u32  Type,
u32  Tile_Id,
u32  Block_Id,
u32 *  FabricRdVldWordsPtr 
)

This API returns the number of fabric read valid words requested for the block.

Parameters
InstancePtris a pointer to the XRfdc instance.
Typeis ADC or DAC. 0 for ADC and 1 for DAC
Tile_IdValid values are 0-3.
Block_Idis ADC/DAC block number inside the tile. Valid values are 0-3.
FabricRdVldWordsPtrPointer to return the fabric data rate for ADC/DAC block
Returns
  • XRFDC_SUCCESS if successful.
  • XRFDC_FAILURE if error occurs.
Note
ADC/DAC blocks
u32 XRFdc_GetFabRdVldWordsObs ( XRFdc InstancePtr,
u32  Type,
u32  Tile_Id,
u32  Block_Id,
u32 *  FabricRdVldWordsPtr 
)

This function returns the number of fabric read valid words requested for the block.

This is for the observation FIFO.

Parameters
InstancePtris a pointer to the XRfdc instance.
Typeis ADC or DAC. 0 for ADC and 1 for DAC
Tile_IdValid values are 0-3.
Block_Idis ADC/DAC block number inside the tile. Valid values are 0-3.
FabricRdVldWordsPtrPointer to return the fabric data rate for ADC/DAC block
Returns
  • XRFDC_SUCCESS if successful.
  • XRFDC_FAILURE if error occurs.
Note
ADC blocks only
u32 XRFdc_GetFabWrVldWords ( XRFdc InstancePtr,
u32  Type,
u32  Tile_Id,
u32  Block_Id,
u32 *  FabricWrVldWordsPtr 
)

This API returns the number of fabric write valid words requested for the block.

Parameters
InstancePtris a pointer to the XRfdc instance.
Typeis ADC or DAC. 0 for ADC and 1 for DAC
Tile_IdValid values are 0-3.
Block_Idis ADC/DAC block number inside the tile. Valid values are 0-3.
FabricWrVldWordsPtrPointer to return the fabric data rate for DAC block
Returns
  • XRFDC_SUCCESS if successful.
  • XRFDC_FAILURE if error occurs.
Note
ADC/DAC blocks
u32 XRFdc_GetFabWrVldWordsObs ( XRFdc InstancePtr,
u32  Type,
u32  Tile_Id,
u32  Block_Id,
u32 *  FabricWrVldWordsPtr 
)

This API returns the number of fabric write valid words requested for the block.

This is for the observation FIFO.

Parameters
InstancePtris a pointer to the XRfdc instance.
Typeis ADC or DAC. 0 for ADC and 1 for DAC
Tile_IdValid values are 0-3.
Block_Idis ADC/DAC block number inside the tile. Valid values are 0-3.
FabricWrVldWordsPtrPointer to return the fabric data rate for DAC block
Returns
  • XRFDC_SUCCESS if successful.
  • XRFDC_FAILURE if error occurs.
Note
ADC blocks only
u32 XRFdc_GetFIFOStatus ( XRFdc InstancePtr,
u32  Type,
u32  Tile_Id,
u8 *  EnablePtr 
)

Current status of ADC/DAC FIFO.

Parameters
InstancePtris a pointer to the XRfdc instance.
Typeis ADC or DAC. 0 for ADC and 1 for DAC
Tile_IdValid values are 0-3.
EnablePtrvalid values are 1 (FIFO enable) and 0 (FIFO Disable)
Returns
  • XRFDC_SUCCESS if successful.
  • XRFDC_FAILURE if error occurs.
Note
Common API for ADC/DAC blocks

References XRFdc_GetFIFOStatusInt().

u32 XRFdc_GetFIFOStatusInt ( XRFdc InstancePtr,
u32  Type,
u32  Tile_Id,
u8 *  EnablePtr,
u32  Channel 
)

Current status of ADC/DAC FIFO.

For ADCs this is for both the actual and observations FIFOs.

Parameters
InstancePtris a pointer to the XRfdc instance.
Type